SAM4SD32 (SAM4S-EK2)
Loading...
Searching...
No Matches
component_pio.h
Go to the documentation of this file.
1
31/*
32 * Support and FAQ: visit <a href="https://www.microchip.com/support/">Microchip Support</a>
33 */
34
35#ifndef _SAM4S_PIO_COMPONENT_
36#define _SAM4S_PIO_COMPONENT_
37
38/* ============================================================================= */
40/* ============================================================================= */
43
44#if !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__))
46typedef struct {
47 __O uint32_t PIO_PER;
48 __O uint32_t PIO_PDR;
49 __I uint32_t PIO_PSR;
50 __I uint32_t Reserved1[1];
51 __O uint32_t PIO_OER;
52 __O uint32_t PIO_ODR;
53 __I uint32_t PIO_OSR;
54 __I uint32_t Reserved2[1];
55 __O uint32_t PIO_IFER;
56 __O uint32_t PIO_IFDR;
57 __I uint32_t PIO_IFSR;
58 __I uint32_t Reserved3[1];
59 __O uint32_t PIO_SODR;
60 __O uint32_t PIO_CODR;
61 __IO uint32_t PIO_ODSR;
62 __I uint32_t PIO_PDSR;
63 __O uint32_t PIO_IER;
64 __O uint32_t PIO_IDR;
65 __I uint32_t PIO_IMR;
66 __I uint32_t PIO_ISR;
67 __O uint32_t PIO_MDER;
68 __O uint32_t PIO_MDDR;
69 __I uint32_t PIO_MDSR;
70 __I uint32_t Reserved4[1];
71 __O uint32_t PIO_PUDR;
72 __O uint32_t PIO_PUER;
73 __I uint32_t PIO_PUSR;
74 __I uint32_t Reserved5[1];
75 __IO uint32_t PIO_ABCDSR[2];
76 __I uint32_t Reserved6[2];
77 __O uint32_t PIO_IFSCDR;
78 __O uint32_t PIO_IFSCER;
79 __I uint32_t PIO_IFSCSR;
80 __IO uint32_t PIO_SCDR;
81 __O uint32_t PIO_PPDDR;
82 __O uint32_t PIO_PPDER;
83 __I uint32_t PIO_PPDSR;
84 __I uint32_t Reserved7[1];
85 __O uint32_t PIO_OWER;
86 __O uint32_t PIO_OWDR;
87 __I uint32_t PIO_OWSR;
88 __I uint32_t Reserved8[1];
89 __O uint32_t PIO_AIMER;
90 __O uint32_t PIO_AIMDR;
91 __I uint32_t PIO_AIMMR;
92 __I uint32_t Reserved9[1];
93 __O uint32_t PIO_ESR;
94 __O uint32_t PIO_LSR;
95 __I uint32_t PIO_ELSR;
96 __I uint32_t Reserved10[1];
97 __O uint32_t PIO_FELLSR;
98 __O uint32_t PIO_REHLSR;
99 __I uint32_t PIO_FRLHSR;
100 __I uint32_t Reserved11[1];
101 __I uint32_t PIO_LOCKSR;
102 __IO uint32_t PIO_WPMR;
103 __I uint32_t PIO_WPSR;
104 __I uint32_t Reserved12[5];
105 __IO uint32_t PIO_SCHMITT;
106 __I uint32_t Reserved13[19];
107 __IO uint32_t PIO_PCMR;
108 __O uint32_t PIO_PCIER;
109 __O uint32_t PIO_PCIDR;
110 __I uint32_t PIO_PCIMR;
111 __I uint32_t PIO_PCISR;
112 __I uint32_t PIO_PCRHR;
113 __IO uint32_t PIO_RPR;
114 __IO uint32_t PIO_RCR;
115 __I uint32_t Reserved14[2];
116 __IO uint32_t PIO_RNPR;
117 __IO uint32_t PIO_RNCR;
118 __I uint32_t Reserved15[2];
119 __O uint32_t PIO_PTCR;
120 __I uint32_t PIO_PTSR;
121} Pio;
122#endif /* !(defined(__ASSEMBLY__) || defined(__IAR_SYSTEMS_ASM__)) */
123/* -------- PIO_PER : (PIO Offset: 0x0000) PIO Enable Register -------- */
124#define PIO_PER_P0 (0x1u << 0)
125#define PIO_PER_P1 (0x1u << 1)
126#define PIO_PER_P2 (0x1u << 2)
127#define PIO_PER_P3 (0x1u << 3)
128#define PIO_PER_P4 (0x1u << 4)
129#define PIO_PER_P5 (0x1u << 5)
130#define PIO_PER_P6 (0x1u << 6)
131#define PIO_PER_P7 (0x1u << 7)
132#define PIO_PER_P8 (0x1u << 8)
133#define PIO_PER_P9 (0x1u << 9)
134#define PIO_PER_P10 (0x1u << 10)
135#define PIO_PER_P11 (0x1u << 11)
136#define PIO_PER_P12 (0x1u << 12)
137#define PIO_PER_P13 (0x1u << 13)
138#define PIO_PER_P14 (0x1u << 14)
139#define PIO_PER_P15 (0x1u << 15)
140#define PIO_PER_P16 (0x1u << 16)
141#define PIO_PER_P17 (0x1u << 17)
142#define PIO_PER_P18 (0x1u << 18)
143#define PIO_PER_P19 (0x1u << 19)
144#define PIO_PER_P20 (0x1u << 20)
145#define PIO_PER_P21 (0x1u << 21)
146#define PIO_PER_P22 (0x1u << 22)
147#define PIO_PER_P23 (0x1u << 23)
148#define PIO_PER_P24 (0x1u << 24)
149#define PIO_PER_P25 (0x1u << 25)
150#define PIO_PER_P26 (0x1u << 26)
151#define PIO_PER_P27 (0x1u << 27)
152#define PIO_PER_P28 (0x1u << 28)
153#define PIO_PER_P29 (0x1u << 29)
154#define PIO_PER_P30 (0x1u << 30)
155#define PIO_PER_P31 (0x1u << 31)
156/* -------- PIO_PDR : (PIO Offset: 0x0004) PIO Disable Register -------- */
157#define PIO_PDR_P0 (0x1u << 0)
158#define PIO_PDR_P1 (0x1u << 1)
159#define PIO_PDR_P2 (0x1u << 2)
160#define PIO_PDR_P3 (0x1u << 3)
161#define PIO_PDR_P4 (0x1u << 4)
162#define PIO_PDR_P5 (0x1u << 5)
163#define PIO_PDR_P6 (0x1u << 6)
164#define PIO_PDR_P7 (0x1u << 7)
165#define PIO_PDR_P8 (0x1u << 8)
166#define PIO_PDR_P9 (0x1u << 9)
167#define PIO_PDR_P10 (0x1u << 10)
168#define PIO_PDR_P11 (0x1u << 11)
169#define PIO_PDR_P12 (0x1u << 12)
170#define PIO_PDR_P13 (0x1u << 13)
171#define PIO_PDR_P14 (0x1u << 14)
172#define PIO_PDR_P15 (0x1u << 15)
173#define PIO_PDR_P16 (0x1u << 16)
174#define PIO_PDR_P17 (0x1u << 17)
175#define PIO_PDR_P18 (0x1u << 18)
176#define PIO_PDR_P19 (0x1u << 19)
177#define PIO_PDR_P20 (0x1u << 20)
178#define PIO_PDR_P21 (0x1u << 21)
179#define PIO_PDR_P22 (0x1u << 22)
180#define PIO_PDR_P23 (0x1u << 23)
181#define PIO_PDR_P24 (0x1u << 24)
182#define PIO_PDR_P25 (0x1u << 25)
183#define PIO_PDR_P26 (0x1u << 26)
184#define PIO_PDR_P27 (0x1u << 27)
185#define PIO_PDR_P28 (0x1u << 28)
186#define PIO_PDR_P29 (0x1u << 29)
187#define PIO_PDR_P30 (0x1u << 30)
188#define PIO_PDR_P31 (0x1u << 31)
189/* -------- PIO_PSR : (PIO Offset: 0x0008) PIO Status Register -------- */
190#define PIO_PSR_P0 (0x1u << 0)
191#define PIO_PSR_P1 (0x1u << 1)
192#define PIO_PSR_P2 (0x1u << 2)
193#define PIO_PSR_P3 (0x1u << 3)
194#define PIO_PSR_P4 (0x1u << 4)
195#define PIO_PSR_P5 (0x1u << 5)
196#define PIO_PSR_P6 (0x1u << 6)
197#define PIO_PSR_P7 (0x1u << 7)
198#define PIO_PSR_P8 (0x1u << 8)
199#define PIO_PSR_P9 (0x1u << 9)
200#define PIO_PSR_P10 (0x1u << 10)
201#define PIO_PSR_P11 (0x1u << 11)
202#define PIO_PSR_P12 (0x1u << 12)
203#define PIO_PSR_P13 (0x1u << 13)
204#define PIO_PSR_P14 (0x1u << 14)
205#define PIO_PSR_P15 (0x1u << 15)
206#define PIO_PSR_P16 (0x1u << 16)
207#define PIO_PSR_P17 (0x1u << 17)
208#define PIO_PSR_P18 (0x1u << 18)
209#define PIO_PSR_P19 (0x1u << 19)
210#define PIO_PSR_P20 (0x1u << 20)
211#define PIO_PSR_P21 (0x1u << 21)
212#define PIO_PSR_P22 (0x1u << 22)
213#define PIO_PSR_P23 (0x1u << 23)
214#define PIO_PSR_P24 (0x1u << 24)
215#define PIO_PSR_P25 (0x1u << 25)
216#define PIO_PSR_P26 (0x1u << 26)
217#define PIO_PSR_P27 (0x1u << 27)
218#define PIO_PSR_P28 (0x1u << 28)
219#define PIO_PSR_P29 (0x1u << 29)
220#define PIO_PSR_P30 (0x1u << 30)
221#define PIO_PSR_P31 (0x1u << 31)
222/* -------- PIO_OER : (PIO Offset: 0x0010) Output Enable Register -------- */
223#define PIO_OER_P0 (0x1u << 0)
224#define PIO_OER_P1 (0x1u << 1)
225#define PIO_OER_P2 (0x1u << 2)
226#define PIO_OER_P3 (0x1u << 3)
227#define PIO_OER_P4 (0x1u << 4)
228#define PIO_OER_P5 (0x1u << 5)
229#define PIO_OER_P6 (0x1u << 6)
230#define PIO_OER_P7 (0x1u << 7)
231#define PIO_OER_P8 (0x1u << 8)
232#define PIO_OER_P9 (0x1u << 9)
233#define PIO_OER_P10 (0x1u << 10)
234#define PIO_OER_P11 (0x1u << 11)
235#define PIO_OER_P12 (0x1u << 12)
236#define PIO_OER_P13 (0x1u << 13)
237#define PIO_OER_P14 (0x1u << 14)
238#define PIO_OER_P15 (0x1u << 15)
239#define PIO_OER_P16 (0x1u << 16)
240#define PIO_OER_P17 (0x1u << 17)
241#define PIO_OER_P18 (0x1u << 18)
242#define PIO_OER_P19 (0x1u << 19)
243#define PIO_OER_P20 (0x1u << 20)
244#define PIO_OER_P21 (0x1u << 21)
245#define PIO_OER_P22 (0x1u << 22)
246#define PIO_OER_P23 (0x1u << 23)
247#define PIO_OER_P24 (0x1u << 24)
248#define PIO_OER_P25 (0x1u << 25)
249#define PIO_OER_P26 (0x1u << 26)
250#define PIO_OER_P27 (0x1u << 27)
251#define PIO_OER_P28 (0x1u << 28)
252#define PIO_OER_P29 (0x1u << 29)
253#define PIO_OER_P30 (0x1u << 30)
254#define PIO_OER_P31 (0x1u << 31)
255/* -------- PIO_ODR : (PIO Offset: 0x0014) Output Disable Register -------- */
256#define PIO_ODR_P0 (0x1u << 0)
257#define PIO_ODR_P1 (0x1u << 1)
258#define PIO_ODR_P2 (0x1u << 2)
259#define PIO_ODR_P3 (0x1u << 3)
260#define PIO_ODR_P4 (0x1u << 4)
261#define PIO_ODR_P5 (0x1u << 5)
262#define PIO_ODR_P6 (0x1u << 6)
263#define PIO_ODR_P7 (0x1u << 7)
264#define PIO_ODR_P8 (0x1u << 8)
265#define PIO_ODR_P9 (0x1u << 9)
266#define PIO_ODR_P10 (0x1u << 10)
267#define PIO_ODR_P11 (0x1u << 11)
268#define PIO_ODR_P12 (0x1u << 12)
269#define PIO_ODR_P13 (0x1u << 13)
270#define PIO_ODR_P14 (0x1u << 14)
271#define PIO_ODR_P15 (0x1u << 15)
272#define PIO_ODR_P16 (0x1u << 16)
273#define PIO_ODR_P17 (0x1u << 17)
274#define PIO_ODR_P18 (0x1u << 18)
275#define PIO_ODR_P19 (0x1u << 19)
276#define PIO_ODR_P20 (0x1u << 20)
277#define PIO_ODR_P21 (0x1u << 21)
278#define PIO_ODR_P22 (0x1u << 22)
279#define PIO_ODR_P23 (0x1u << 23)
280#define PIO_ODR_P24 (0x1u << 24)
281#define PIO_ODR_P25 (0x1u << 25)
282#define PIO_ODR_P26 (0x1u << 26)
283#define PIO_ODR_P27 (0x1u << 27)
284#define PIO_ODR_P28 (0x1u << 28)
285#define PIO_ODR_P29 (0x1u << 29)
286#define PIO_ODR_P30 (0x1u << 30)
287#define PIO_ODR_P31 (0x1u << 31)
288/* -------- PIO_OSR : (PIO Offset: 0x0018) Output Status Register -------- */
289#define PIO_OSR_P0 (0x1u << 0)
290#define PIO_OSR_P1 (0x1u << 1)
291#define PIO_OSR_P2 (0x1u << 2)
292#define PIO_OSR_P3 (0x1u << 3)
293#define PIO_OSR_P4 (0x1u << 4)
294#define PIO_OSR_P5 (0x1u << 5)
295#define PIO_OSR_P6 (0x1u << 6)
296#define PIO_OSR_P7 (0x1u << 7)
297#define PIO_OSR_P8 (0x1u << 8)
298#define PIO_OSR_P9 (0x1u << 9)
299#define PIO_OSR_P10 (0x1u << 10)
300#define PIO_OSR_P11 (0x1u << 11)
301#define PIO_OSR_P12 (0x1u << 12)
302#define PIO_OSR_P13 (0x1u << 13)
303#define PIO_OSR_P14 (0x1u << 14)
304#define PIO_OSR_P15 (0x1u << 15)
305#define PIO_OSR_P16 (0x1u << 16)
306#define PIO_OSR_P17 (0x1u << 17)
307#define PIO_OSR_P18 (0x1u << 18)
308#define PIO_OSR_P19 (0x1u << 19)
309#define PIO_OSR_P20 (0x1u << 20)
310#define PIO_OSR_P21 (0x1u << 21)
311#define PIO_OSR_P22 (0x1u << 22)
312#define PIO_OSR_P23 (0x1u << 23)
313#define PIO_OSR_P24 (0x1u << 24)
314#define PIO_OSR_P25 (0x1u << 25)
315#define PIO_OSR_P26 (0x1u << 26)
316#define PIO_OSR_P27 (0x1u << 27)
317#define PIO_OSR_P28 (0x1u << 28)
318#define PIO_OSR_P29 (0x1u << 29)
319#define PIO_OSR_P30 (0x1u << 30)
320#define PIO_OSR_P31 (0x1u << 31)
321/* -------- PIO_IFER : (PIO Offset: 0x0020) Glitch Input Filter Enable Register -------- */
322#define PIO_IFER_P0 (0x1u << 0)
323#define PIO_IFER_P1 (0x1u << 1)
324#define PIO_IFER_P2 (0x1u << 2)
325#define PIO_IFER_P3 (0x1u << 3)
326#define PIO_IFER_P4 (0x1u << 4)
327#define PIO_IFER_P5 (0x1u << 5)
328#define PIO_IFER_P6 (0x1u << 6)
329#define PIO_IFER_P7 (0x1u << 7)
330#define PIO_IFER_P8 (0x1u << 8)
331#define PIO_IFER_P9 (0x1u << 9)
332#define PIO_IFER_P10 (0x1u << 10)
333#define PIO_IFER_P11 (0x1u << 11)
334#define PIO_IFER_P12 (0x1u << 12)
335#define PIO_IFER_P13 (0x1u << 13)
336#define PIO_IFER_P14 (0x1u << 14)
337#define PIO_IFER_P15 (0x1u << 15)
338#define PIO_IFER_P16 (0x1u << 16)
339#define PIO_IFER_P17 (0x1u << 17)
340#define PIO_IFER_P18 (0x1u << 18)
341#define PIO_IFER_P19 (0x1u << 19)
342#define PIO_IFER_P20 (0x1u << 20)
343#define PIO_IFER_P21 (0x1u << 21)
344#define PIO_IFER_P22 (0x1u << 22)
345#define PIO_IFER_P23 (0x1u << 23)
346#define PIO_IFER_P24 (0x1u << 24)
347#define PIO_IFER_P25 (0x1u << 25)
348#define PIO_IFER_P26 (0x1u << 26)
349#define PIO_IFER_P27 (0x1u << 27)
350#define PIO_IFER_P28 (0x1u << 28)
351#define PIO_IFER_P29 (0x1u << 29)
352#define PIO_IFER_P30 (0x1u << 30)
353#define PIO_IFER_P31 (0x1u << 31)
354/* -------- PIO_IFDR : (PIO Offset: 0x0024) Glitch Input Filter Disable Register -------- */
355#define PIO_IFDR_P0 (0x1u << 0)
356#define PIO_IFDR_P1 (0x1u << 1)
357#define PIO_IFDR_P2 (0x1u << 2)
358#define PIO_IFDR_P3 (0x1u << 3)
359#define PIO_IFDR_P4 (0x1u << 4)
360#define PIO_IFDR_P5 (0x1u << 5)
361#define PIO_IFDR_P6 (0x1u << 6)
362#define PIO_IFDR_P7 (0x1u << 7)
363#define PIO_IFDR_P8 (0x1u << 8)
364#define PIO_IFDR_P9 (0x1u << 9)
365#define PIO_IFDR_P10 (0x1u << 10)
366#define PIO_IFDR_P11 (0x1u << 11)
367#define PIO_IFDR_P12 (0x1u << 12)
368#define PIO_IFDR_P13 (0x1u << 13)
369#define PIO_IFDR_P14 (0x1u << 14)
370#define PIO_IFDR_P15 (0x1u << 15)
371#define PIO_IFDR_P16 (0x1u << 16)
372#define PIO_IFDR_P17 (0x1u << 17)
373#define PIO_IFDR_P18 (0x1u << 18)
374#define PIO_IFDR_P19 (0x1u << 19)
375#define PIO_IFDR_P20 (0x1u << 20)
376#define PIO_IFDR_P21 (0x1u << 21)
377#define PIO_IFDR_P22 (0x1u << 22)
378#define PIO_IFDR_P23 (0x1u << 23)
379#define PIO_IFDR_P24 (0x1u << 24)
380#define PIO_IFDR_P25 (0x1u << 25)
381#define PIO_IFDR_P26 (0x1u << 26)
382#define PIO_IFDR_P27 (0x1u << 27)
383#define PIO_IFDR_P28 (0x1u << 28)
384#define PIO_IFDR_P29 (0x1u << 29)
385#define PIO_IFDR_P30 (0x1u << 30)
386#define PIO_IFDR_P31 (0x1u << 31)
387/* -------- PIO_IFSR : (PIO Offset: 0x0028) Glitch Input Filter Status Register -------- */
388#define PIO_IFSR_P0 (0x1u << 0)
389#define PIO_IFSR_P1 (0x1u << 1)
390#define PIO_IFSR_P2 (0x1u << 2)
391#define PIO_IFSR_P3 (0x1u << 3)
392#define PIO_IFSR_P4 (0x1u << 4)
393#define PIO_IFSR_P5 (0x1u << 5)
394#define PIO_IFSR_P6 (0x1u << 6)
395#define PIO_IFSR_P7 (0x1u << 7)
396#define PIO_IFSR_P8 (0x1u << 8)
397#define PIO_IFSR_P9 (0x1u << 9)
398#define PIO_IFSR_P10 (0x1u << 10)
399#define PIO_IFSR_P11 (0x1u << 11)
400#define PIO_IFSR_P12 (0x1u << 12)
401#define PIO_IFSR_P13 (0x1u << 13)
402#define PIO_IFSR_P14 (0x1u << 14)
403#define PIO_IFSR_P15 (0x1u << 15)
404#define PIO_IFSR_P16 (0x1u << 16)
405#define PIO_IFSR_P17 (0x1u << 17)
406#define PIO_IFSR_P18 (0x1u << 18)
407#define PIO_IFSR_P19 (0x1u << 19)
408#define PIO_IFSR_P20 (0x1u << 20)
409#define PIO_IFSR_P21 (0x1u << 21)
410#define PIO_IFSR_P22 (0x1u << 22)
411#define PIO_IFSR_P23 (0x1u << 23)
412#define PIO_IFSR_P24 (0x1u << 24)
413#define PIO_IFSR_P25 (0x1u << 25)
414#define PIO_IFSR_P26 (0x1u << 26)
415#define PIO_IFSR_P27 (0x1u << 27)
416#define PIO_IFSR_P28 (0x1u << 28)
417#define PIO_IFSR_P29 (0x1u << 29)
418#define PIO_IFSR_P30 (0x1u << 30)
419#define PIO_IFSR_P31 (0x1u << 31)
420/* -------- PIO_SODR : (PIO Offset: 0x0030) Set Output Data Register -------- */
421#define PIO_SODR_P0 (0x1u << 0)
422#define PIO_SODR_P1 (0x1u << 1)
423#define PIO_SODR_P2 (0x1u << 2)
424#define PIO_SODR_P3 (0x1u << 3)
425#define PIO_SODR_P4 (0x1u << 4)
426#define PIO_SODR_P5 (0x1u << 5)
427#define PIO_SODR_P6 (0x1u << 6)
428#define PIO_SODR_P7 (0x1u << 7)
429#define PIO_SODR_P8 (0x1u << 8)
430#define PIO_SODR_P9 (0x1u << 9)
431#define PIO_SODR_P10 (0x1u << 10)
432#define PIO_SODR_P11 (0x1u << 11)
433#define PIO_SODR_P12 (0x1u << 12)
434#define PIO_SODR_P13 (0x1u << 13)
435#define PIO_SODR_P14 (0x1u << 14)
436#define PIO_SODR_P15 (0x1u << 15)
437#define PIO_SODR_P16 (0x1u << 16)
438#define PIO_SODR_P17 (0x1u << 17)
439#define PIO_SODR_P18 (0x1u << 18)
440#define PIO_SODR_P19 (0x1u << 19)
441#define PIO_SODR_P20 (0x1u << 20)
442#define PIO_SODR_P21 (0x1u << 21)
443#define PIO_SODR_P22 (0x1u << 22)
444#define PIO_SODR_P23 (0x1u << 23)
445#define PIO_SODR_P24 (0x1u << 24)
446#define PIO_SODR_P25 (0x1u << 25)
447#define PIO_SODR_P26 (0x1u << 26)
448#define PIO_SODR_P27 (0x1u << 27)
449#define PIO_SODR_P28 (0x1u << 28)
450#define PIO_SODR_P29 (0x1u << 29)
451#define PIO_SODR_P30 (0x1u << 30)
452#define PIO_SODR_P31 (0x1u << 31)
453/* -------- PIO_CODR : (PIO Offset: 0x0034) Clear Output Data Register -------- */
454#define PIO_CODR_P0 (0x1u << 0)
455#define PIO_CODR_P1 (0x1u << 1)
456#define PIO_CODR_P2 (0x1u << 2)
457#define PIO_CODR_P3 (0x1u << 3)
458#define PIO_CODR_P4 (0x1u << 4)
459#define PIO_CODR_P5 (0x1u << 5)
460#define PIO_CODR_P6 (0x1u << 6)
461#define PIO_CODR_P7 (0x1u << 7)
462#define PIO_CODR_P8 (0x1u << 8)
463#define PIO_CODR_P9 (0x1u << 9)
464#define PIO_CODR_P10 (0x1u << 10)
465#define PIO_CODR_P11 (0x1u << 11)
466#define PIO_CODR_P12 (0x1u << 12)
467#define PIO_CODR_P13 (0x1u << 13)
468#define PIO_CODR_P14 (0x1u << 14)
469#define PIO_CODR_P15 (0x1u << 15)
470#define PIO_CODR_P16 (0x1u << 16)
471#define PIO_CODR_P17 (0x1u << 17)
472#define PIO_CODR_P18 (0x1u << 18)
473#define PIO_CODR_P19 (0x1u << 19)
474#define PIO_CODR_P20 (0x1u << 20)
475#define PIO_CODR_P21 (0x1u << 21)
476#define PIO_CODR_P22 (0x1u << 22)
477#define PIO_CODR_P23 (0x1u << 23)
478#define PIO_CODR_P24 (0x1u << 24)
479#define PIO_CODR_P25 (0x1u << 25)
480#define PIO_CODR_P26 (0x1u << 26)
481#define PIO_CODR_P27 (0x1u << 27)
482#define PIO_CODR_P28 (0x1u << 28)
483#define PIO_CODR_P29 (0x1u << 29)
484#define PIO_CODR_P30 (0x1u << 30)
485#define PIO_CODR_P31 (0x1u << 31)
486/* -------- PIO_ODSR : (PIO Offset: 0x0038) Output Data Status Register -------- */
487#define PIO_ODSR_P0 (0x1u << 0)
488#define PIO_ODSR_P1 (0x1u << 1)
489#define PIO_ODSR_P2 (0x1u << 2)
490#define PIO_ODSR_P3 (0x1u << 3)
491#define PIO_ODSR_P4 (0x1u << 4)
492#define PIO_ODSR_P5 (0x1u << 5)
493#define PIO_ODSR_P6 (0x1u << 6)
494#define PIO_ODSR_P7 (0x1u << 7)
495#define PIO_ODSR_P8 (0x1u << 8)
496#define PIO_ODSR_P9 (0x1u << 9)
497#define PIO_ODSR_P10 (0x1u << 10)
498#define PIO_ODSR_P11 (0x1u << 11)
499#define PIO_ODSR_P12 (0x1u << 12)
500#define PIO_ODSR_P13 (0x1u << 13)
501#define PIO_ODSR_P14 (0x1u << 14)
502#define PIO_ODSR_P15 (0x1u << 15)
503#define PIO_ODSR_P16 (0x1u << 16)
504#define PIO_ODSR_P17 (0x1u << 17)
505#define PIO_ODSR_P18 (0x1u << 18)
506#define PIO_ODSR_P19 (0x1u << 19)
507#define PIO_ODSR_P20 (0x1u << 20)
508#define PIO_ODSR_P21 (0x1u << 21)
509#define PIO_ODSR_P22 (0x1u << 22)
510#define PIO_ODSR_P23 (0x1u << 23)
511#define PIO_ODSR_P24 (0x1u << 24)
512#define PIO_ODSR_P25 (0x1u << 25)
513#define PIO_ODSR_P26 (0x1u << 26)
514#define PIO_ODSR_P27 (0x1u << 27)
515#define PIO_ODSR_P28 (0x1u << 28)
516#define PIO_ODSR_P29 (0x1u << 29)
517#define PIO_ODSR_P30 (0x1u << 30)
518#define PIO_ODSR_P31 (0x1u << 31)
519/* -------- PIO_PDSR : (PIO Offset: 0x003C) Pin Data Status Register -------- */
520#define PIO_PDSR_P0 (0x1u << 0)
521#define PIO_PDSR_P1 (0x1u << 1)
522#define PIO_PDSR_P2 (0x1u << 2)
523#define PIO_PDSR_P3 (0x1u << 3)
524#define PIO_PDSR_P4 (0x1u << 4)
525#define PIO_PDSR_P5 (0x1u << 5)
526#define PIO_PDSR_P6 (0x1u << 6)
527#define PIO_PDSR_P7 (0x1u << 7)
528#define PIO_PDSR_P8 (0x1u << 8)
529#define PIO_PDSR_P9 (0x1u << 9)
530#define PIO_PDSR_P10 (0x1u << 10)
531#define PIO_PDSR_P11 (0x1u << 11)
532#define PIO_PDSR_P12 (0x1u << 12)
533#define PIO_PDSR_P13 (0x1u << 13)
534#define PIO_PDSR_P14 (0x1u << 14)
535#define PIO_PDSR_P15 (0x1u << 15)
536#define PIO_PDSR_P16 (0x1u << 16)
537#define PIO_PDSR_P17 (0x1u << 17)
538#define PIO_PDSR_P18 (0x1u << 18)
539#define PIO_PDSR_P19 (0x1u << 19)
540#define PIO_PDSR_P20 (0x1u << 20)
541#define PIO_PDSR_P21 (0x1u << 21)
542#define PIO_PDSR_P22 (0x1u << 22)
543#define PIO_PDSR_P23 (0x1u << 23)
544#define PIO_PDSR_P24 (0x1u << 24)
545#define PIO_PDSR_P25 (0x1u << 25)
546#define PIO_PDSR_P26 (0x1u << 26)
547#define PIO_PDSR_P27 (0x1u << 27)
548#define PIO_PDSR_P28 (0x1u << 28)
549#define PIO_PDSR_P29 (0x1u << 29)
550#define PIO_PDSR_P30 (0x1u << 30)
551#define PIO_PDSR_P31 (0x1u << 31)
552/* -------- PIO_IER : (PIO Offset: 0x0040) Interrupt Enable Register -------- */
553#define PIO_IER_P0 (0x1u << 0)
554#define PIO_IER_P1 (0x1u << 1)
555#define PIO_IER_P2 (0x1u << 2)
556#define PIO_IER_P3 (0x1u << 3)
557#define PIO_IER_P4 (0x1u << 4)
558#define PIO_IER_P5 (0x1u << 5)
559#define PIO_IER_P6 (0x1u << 6)
560#define PIO_IER_P7 (0x1u << 7)
561#define PIO_IER_P8 (0x1u << 8)
562#define PIO_IER_P9 (0x1u << 9)
563#define PIO_IER_P10 (0x1u << 10)
564#define PIO_IER_P11 (0x1u << 11)
565#define PIO_IER_P12 (0x1u << 12)
566#define PIO_IER_P13 (0x1u << 13)
567#define PIO_IER_P14 (0x1u << 14)
568#define PIO_IER_P15 (0x1u << 15)
569#define PIO_IER_P16 (0x1u << 16)
570#define PIO_IER_P17 (0x1u << 17)
571#define PIO_IER_P18 (0x1u << 18)
572#define PIO_IER_P19 (0x1u << 19)
573#define PIO_IER_P20 (0x1u << 20)
574#define PIO_IER_P21 (0x1u << 21)
575#define PIO_IER_P22 (0x1u << 22)
576#define PIO_IER_P23 (0x1u << 23)
577#define PIO_IER_P24 (0x1u << 24)
578#define PIO_IER_P25 (0x1u << 25)
579#define PIO_IER_P26 (0x1u << 26)
580#define PIO_IER_P27 (0x1u << 27)
581#define PIO_IER_P28 (0x1u << 28)
582#define PIO_IER_P29 (0x1u << 29)
583#define PIO_IER_P30 (0x1u << 30)
584#define PIO_IER_P31 (0x1u << 31)
585/* -------- PIO_IDR : (PIO Offset: 0x0044) Interrupt Disable Register -------- */
586#define PIO_IDR_P0 (0x1u << 0)
587#define PIO_IDR_P1 (0x1u << 1)
588#define PIO_IDR_P2 (0x1u << 2)
589#define PIO_IDR_P3 (0x1u << 3)
590#define PIO_IDR_P4 (0x1u << 4)
591#define PIO_IDR_P5 (0x1u << 5)
592#define PIO_IDR_P6 (0x1u << 6)
593#define PIO_IDR_P7 (0x1u << 7)
594#define PIO_IDR_P8 (0x1u << 8)
595#define PIO_IDR_P9 (0x1u << 9)
596#define PIO_IDR_P10 (0x1u << 10)
597#define PIO_IDR_P11 (0x1u << 11)
598#define PIO_IDR_P12 (0x1u << 12)
599#define PIO_IDR_P13 (0x1u << 13)
600#define PIO_IDR_P14 (0x1u << 14)
601#define PIO_IDR_P15 (0x1u << 15)
602#define PIO_IDR_P16 (0x1u << 16)
603#define PIO_IDR_P17 (0x1u << 17)
604#define PIO_IDR_P18 (0x1u << 18)
605#define PIO_IDR_P19 (0x1u << 19)
606#define PIO_IDR_P20 (0x1u << 20)
607#define PIO_IDR_P21 (0x1u << 21)
608#define PIO_IDR_P22 (0x1u << 22)
609#define PIO_IDR_P23 (0x1u << 23)
610#define PIO_IDR_P24 (0x1u << 24)
611#define PIO_IDR_P25 (0x1u << 25)
612#define PIO_IDR_P26 (0x1u << 26)
613#define PIO_IDR_P27 (0x1u << 27)
614#define PIO_IDR_P28 (0x1u << 28)
615#define PIO_IDR_P29 (0x1u << 29)
616#define PIO_IDR_P30 (0x1u << 30)
617#define PIO_IDR_P31 (0x1u << 31)
618/* -------- PIO_IMR : (PIO Offset: 0x0048) Interrupt Mask Register -------- */
619#define PIO_IMR_P0 (0x1u << 0)
620#define PIO_IMR_P1 (0x1u << 1)
621#define PIO_IMR_P2 (0x1u << 2)
622#define PIO_IMR_P3 (0x1u << 3)
623#define PIO_IMR_P4 (0x1u << 4)
624#define PIO_IMR_P5 (0x1u << 5)
625#define PIO_IMR_P6 (0x1u << 6)
626#define PIO_IMR_P7 (0x1u << 7)
627#define PIO_IMR_P8 (0x1u << 8)
628#define PIO_IMR_P9 (0x1u << 9)
629#define PIO_IMR_P10 (0x1u << 10)
630#define PIO_IMR_P11 (0x1u << 11)
631#define PIO_IMR_P12 (0x1u << 12)
632#define PIO_IMR_P13 (0x1u << 13)
633#define PIO_IMR_P14 (0x1u << 14)
634#define PIO_IMR_P15 (0x1u << 15)
635#define PIO_IMR_P16 (0x1u << 16)
636#define PIO_IMR_P17 (0x1u << 17)
637#define PIO_IMR_P18 (0x1u << 18)
638#define PIO_IMR_P19 (0x1u << 19)
639#define PIO_IMR_P20 (0x1u << 20)
640#define PIO_IMR_P21 (0x1u << 21)
641#define PIO_IMR_P22 (0x1u << 22)
642#define PIO_IMR_P23 (0x1u << 23)
643#define PIO_IMR_P24 (0x1u << 24)
644#define PIO_IMR_P25 (0x1u << 25)
645#define PIO_IMR_P26 (0x1u << 26)
646#define PIO_IMR_P27 (0x1u << 27)
647#define PIO_IMR_P28 (0x1u << 28)
648#define PIO_IMR_P29 (0x1u << 29)
649#define PIO_IMR_P30 (0x1u << 30)
650#define PIO_IMR_P31 (0x1u << 31)
651/* -------- PIO_ISR : (PIO Offset: 0x004C) Interrupt Status Register -------- */
652#define PIO_ISR_P0 (0x1u << 0)
653#define PIO_ISR_P1 (0x1u << 1)
654#define PIO_ISR_P2 (0x1u << 2)
655#define PIO_ISR_P3 (0x1u << 3)
656#define PIO_ISR_P4 (0x1u << 4)
657#define PIO_ISR_P5 (0x1u << 5)
658#define PIO_ISR_P6 (0x1u << 6)
659#define PIO_ISR_P7 (0x1u << 7)
660#define PIO_ISR_P8 (0x1u << 8)
661#define PIO_ISR_P9 (0x1u << 9)
662#define PIO_ISR_P10 (0x1u << 10)
663#define PIO_ISR_P11 (0x1u << 11)
664#define PIO_ISR_P12 (0x1u << 12)
665#define PIO_ISR_P13 (0x1u << 13)
666#define PIO_ISR_P14 (0x1u << 14)
667#define PIO_ISR_P15 (0x1u << 15)
668#define PIO_ISR_P16 (0x1u << 16)
669#define PIO_ISR_P17 (0x1u << 17)
670#define PIO_ISR_P18 (0x1u << 18)
671#define PIO_ISR_P19 (0x1u << 19)
672#define PIO_ISR_P20 (0x1u << 20)
673#define PIO_ISR_P21 (0x1u << 21)
674#define PIO_ISR_P22 (0x1u << 22)
675#define PIO_ISR_P23 (0x1u << 23)
676#define PIO_ISR_P24 (0x1u << 24)
677#define PIO_ISR_P25 (0x1u << 25)
678#define PIO_ISR_P26 (0x1u << 26)
679#define PIO_ISR_P27 (0x1u << 27)
680#define PIO_ISR_P28 (0x1u << 28)
681#define PIO_ISR_P29 (0x1u << 29)
682#define PIO_ISR_P30 (0x1u << 30)
683#define PIO_ISR_P31 (0x1u << 31)
684/* -------- PIO_MDER : (PIO Offset: 0x0050) Multi-driver Enable Register -------- */
685#define PIO_MDER_P0 (0x1u << 0)
686#define PIO_MDER_P1 (0x1u << 1)
687#define PIO_MDER_P2 (0x1u << 2)
688#define PIO_MDER_P3 (0x1u << 3)
689#define PIO_MDER_P4 (0x1u << 4)
690#define PIO_MDER_P5 (0x1u << 5)
691#define PIO_MDER_P6 (0x1u << 6)
692#define PIO_MDER_P7 (0x1u << 7)
693#define PIO_MDER_P8 (0x1u << 8)
694#define PIO_MDER_P9 (0x1u << 9)
695#define PIO_MDER_P10 (0x1u << 10)
696#define PIO_MDER_P11 (0x1u << 11)
697#define PIO_MDER_P12 (0x1u << 12)
698#define PIO_MDER_P13 (0x1u << 13)
699#define PIO_MDER_P14 (0x1u << 14)
700#define PIO_MDER_P15 (0x1u << 15)
701#define PIO_MDER_P16 (0x1u << 16)
702#define PIO_MDER_P17 (0x1u << 17)
703#define PIO_MDER_P18 (0x1u << 18)
704#define PIO_MDER_P19 (0x1u << 19)
705#define PIO_MDER_P20 (0x1u << 20)
706#define PIO_MDER_P21 (0x1u << 21)
707#define PIO_MDER_P22 (0x1u << 22)
708#define PIO_MDER_P23 (0x1u << 23)
709#define PIO_MDER_P24 (0x1u << 24)
710#define PIO_MDER_P25 (0x1u << 25)
711#define PIO_MDER_P26 (0x1u << 26)
712#define PIO_MDER_P27 (0x1u << 27)
713#define PIO_MDER_P28 (0x1u << 28)
714#define PIO_MDER_P29 (0x1u << 29)
715#define PIO_MDER_P30 (0x1u << 30)
716#define PIO_MDER_P31 (0x1u << 31)
717/* -------- PIO_MDDR : (PIO Offset: 0x0054) Multi-driver Disable Register -------- */
718#define PIO_MDDR_P0 (0x1u << 0)
719#define PIO_MDDR_P1 (0x1u << 1)
720#define PIO_MDDR_P2 (0x1u << 2)
721#define PIO_MDDR_P3 (0x1u << 3)
722#define PIO_MDDR_P4 (0x1u << 4)
723#define PIO_MDDR_P5 (0x1u << 5)
724#define PIO_MDDR_P6 (0x1u << 6)
725#define PIO_MDDR_P7 (0x1u << 7)
726#define PIO_MDDR_P8 (0x1u << 8)
727#define PIO_MDDR_P9 (0x1u << 9)
728#define PIO_MDDR_P10 (0x1u << 10)
729#define PIO_MDDR_P11 (0x1u << 11)
730#define PIO_MDDR_P12 (0x1u << 12)
731#define PIO_MDDR_P13 (0x1u << 13)
732#define PIO_MDDR_P14 (0x1u << 14)
733#define PIO_MDDR_P15 (0x1u << 15)
734#define PIO_MDDR_P16 (0x1u << 16)
735#define PIO_MDDR_P17 (0x1u << 17)
736#define PIO_MDDR_P18 (0x1u << 18)
737#define PIO_MDDR_P19 (0x1u << 19)
738#define PIO_MDDR_P20 (0x1u << 20)
739#define PIO_MDDR_P21 (0x1u << 21)
740#define PIO_MDDR_P22 (0x1u << 22)
741#define PIO_MDDR_P23 (0x1u << 23)
742#define PIO_MDDR_P24 (0x1u << 24)
743#define PIO_MDDR_P25 (0x1u << 25)
744#define PIO_MDDR_P26 (0x1u << 26)
745#define PIO_MDDR_P27 (0x1u << 27)
746#define PIO_MDDR_P28 (0x1u << 28)
747#define PIO_MDDR_P29 (0x1u << 29)
748#define PIO_MDDR_P30 (0x1u << 30)
749#define PIO_MDDR_P31 (0x1u << 31)
750/* -------- PIO_MDSR : (PIO Offset: 0x0058) Multi-driver Status Register -------- */
751#define PIO_MDSR_P0 (0x1u << 0)
752#define PIO_MDSR_P1 (0x1u << 1)
753#define PIO_MDSR_P2 (0x1u << 2)
754#define PIO_MDSR_P3 (0x1u << 3)
755#define PIO_MDSR_P4 (0x1u << 4)
756#define PIO_MDSR_P5 (0x1u << 5)
757#define PIO_MDSR_P6 (0x1u << 6)
758#define PIO_MDSR_P7 (0x1u << 7)
759#define PIO_MDSR_P8 (0x1u << 8)
760#define PIO_MDSR_P9 (0x1u << 9)
761#define PIO_MDSR_P10 (0x1u << 10)
762#define PIO_MDSR_P11 (0x1u << 11)
763#define PIO_MDSR_P12 (0x1u << 12)
764#define PIO_MDSR_P13 (0x1u << 13)
765#define PIO_MDSR_P14 (0x1u << 14)
766#define PIO_MDSR_P15 (0x1u << 15)
767#define PIO_MDSR_P16 (0x1u << 16)
768#define PIO_MDSR_P17 (0x1u << 17)
769#define PIO_MDSR_P18 (0x1u << 18)
770#define PIO_MDSR_P19 (0x1u << 19)
771#define PIO_MDSR_P20 (0x1u << 20)
772#define PIO_MDSR_P21 (0x1u << 21)
773#define PIO_MDSR_P22 (0x1u << 22)
774#define PIO_MDSR_P23 (0x1u << 23)
775#define PIO_MDSR_P24 (0x1u << 24)
776#define PIO_MDSR_P25 (0x1u << 25)
777#define PIO_MDSR_P26 (0x1u << 26)
778#define PIO_MDSR_P27 (0x1u << 27)
779#define PIO_MDSR_P28 (0x1u << 28)
780#define PIO_MDSR_P29 (0x1u << 29)
781#define PIO_MDSR_P30 (0x1u << 30)
782#define PIO_MDSR_P31 (0x1u << 31)
783/* -------- PIO_PUDR : (PIO Offset: 0x0060) Pull-up Disable Register -------- */
784#define PIO_PUDR_P0 (0x1u << 0)
785#define PIO_PUDR_P1 (0x1u << 1)
786#define PIO_PUDR_P2 (0x1u << 2)
787#define PIO_PUDR_P3 (0x1u << 3)
788#define PIO_PUDR_P4 (0x1u << 4)
789#define PIO_PUDR_P5 (0x1u << 5)
790#define PIO_PUDR_P6 (0x1u << 6)
791#define PIO_PUDR_P7 (0x1u << 7)
792#define PIO_PUDR_P8 (0x1u << 8)
793#define PIO_PUDR_P9 (0x1u << 9)
794#define PIO_PUDR_P10 (0x1u << 10)
795#define PIO_PUDR_P11 (0x1u << 11)
796#define PIO_PUDR_P12 (0x1u << 12)
797#define PIO_PUDR_P13 (0x1u << 13)
798#define PIO_PUDR_P14 (0x1u << 14)
799#define PIO_PUDR_P15 (0x1u << 15)
800#define PIO_PUDR_P16 (0x1u << 16)
801#define PIO_PUDR_P17 (0x1u << 17)
802#define PIO_PUDR_P18 (0x1u << 18)
803#define PIO_PUDR_P19 (0x1u << 19)
804#define PIO_PUDR_P20 (0x1u << 20)
805#define PIO_PUDR_P21 (0x1u << 21)
806#define PIO_PUDR_P22 (0x1u << 22)
807#define PIO_PUDR_P23 (0x1u << 23)
808#define PIO_PUDR_P24 (0x1u << 24)
809#define PIO_PUDR_P25 (0x1u << 25)
810#define PIO_PUDR_P26 (0x1u << 26)
811#define PIO_PUDR_P27 (0x1u << 27)
812#define PIO_PUDR_P28 (0x1u << 28)
813#define PIO_PUDR_P29 (0x1u << 29)
814#define PIO_PUDR_P30 (0x1u << 30)
815#define PIO_PUDR_P31 (0x1u << 31)
816/* -------- PIO_PUER : (PIO Offset: 0x0064) Pull-up Enable Register -------- */
817#define PIO_PUER_P0 (0x1u << 0)
818#define PIO_PUER_P1 (0x1u << 1)
819#define PIO_PUER_P2 (0x1u << 2)
820#define PIO_PUER_P3 (0x1u << 3)
821#define PIO_PUER_P4 (0x1u << 4)
822#define PIO_PUER_P5 (0x1u << 5)
823#define PIO_PUER_P6 (0x1u << 6)
824#define PIO_PUER_P7 (0x1u << 7)
825#define PIO_PUER_P8 (0x1u << 8)
826#define PIO_PUER_P9 (0x1u << 9)
827#define PIO_PUER_P10 (0x1u << 10)
828#define PIO_PUER_P11 (0x1u << 11)
829#define PIO_PUER_P12 (0x1u << 12)
830#define PIO_PUER_P13 (0x1u << 13)
831#define PIO_PUER_P14 (0x1u << 14)
832#define PIO_PUER_P15 (0x1u << 15)
833#define PIO_PUER_P16 (0x1u << 16)
834#define PIO_PUER_P17 (0x1u << 17)
835#define PIO_PUER_P18 (0x1u << 18)
836#define PIO_PUER_P19 (0x1u << 19)
837#define PIO_PUER_P20 (0x1u << 20)
838#define PIO_PUER_P21 (0x1u << 21)
839#define PIO_PUER_P22 (0x1u << 22)
840#define PIO_PUER_P23 (0x1u << 23)
841#define PIO_PUER_P24 (0x1u << 24)
842#define PIO_PUER_P25 (0x1u << 25)
843#define PIO_PUER_P26 (0x1u << 26)
844#define PIO_PUER_P27 (0x1u << 27)
845#define PIO_PUER_P28 (0x1u << 28)
846#define PIO_PUER_P29 (0x1u << 29)
847#define PIO_PUER_P30 (0x1u << 30)
848#define PIO_PUER_P31 (0x1u << 31)
849/* -------- PIO_PUSR : (PIO Offset: 0x0068) Pad Pull-up Status Register -------- */
850#define PIO_PUSR_P0 (0x1u << 0)
851#define PIO_PUSR_P1 (0x1u << 1)
852#define PIO_PUSR_P2 (0x1u << 2)
853#define PIO_PUSR_P3 (0x1u << 3)
854#define PIO_PUSR_P4 (0x1u << 4)
855#define PIO_PUSR_P5 (0x1u << 5)
856#define PIO_PUSR_P6 (0x1u << 6)
857#define PIO_PUSR_P7 (0x1u << 7)
858#define PIO_PUSR_P8 (0x1u << 8)
859#define PIO_PUSR_P9 (0x1u << 9)
860#define PIO_PUSR_P10 (0x1u << 10)
861#define PIO_PUSR_P11 (0x1u << 11)
862#define PIO_PUSR_P12 (0x1u << 12)
863#define PIO_PUSR_P13 (0x1u << 13)
864#define PIO_PUSR_P14 (0x1u << 14)
865#define PIO_PUSR_P15 (0x1u << 15)
866#define PIO_PUSR_P16 (0x1u << 16)
867#define PIO_PUSR_P17 (0x1u << 17)
868#define PIO_PUSR_P18 (0x1u << 18)
869#define PIO_PUSR_P19 (0x1u << 19)
870#define PIO_PUSR_P20 (0x1u << 20)
871#define PIO_PUSR_P21 (0x1u << 21)
872#define PIO_PUSR_P22 (0x1u << 22)
873#define PIO_PUSR_P23 (0x1u << 23)
874#define PIO_PUSR_P24 (0x1u << 24)
875#define PIO_PUSR_P25 (0x1u << 25)
876#define PIO_PUSR_P26 (0x1u << 26)
877#define PIO_PUSR_P27 (0x1u << 27)
878#define PIO_PUSR_P28 (0x1u << 28)
879#define PIO_PUSR_P29 (0x1u << 29)
880#define PIO_PUSR_P30 (0x1u << 30)
881#define PIO_PUSR_P31 (0x1u << 31)
882/* -------- PIO_ABCDSR[2] : (PIO Offset: 0x0070) Peripheral Select Register -------- */
883#define PIO_ABCDSR_P0 (0x1u << 0)
884#define PIO_ABCDSR_P1 (0x1u << 1)
885#define PIO_ABCDSR_P2 (0x1u << 2)
886#define PIO_ABCDSR_P3 (0x1u << 3)
887#define PIO_ABCDSR_P4 (0x1u << 4)
888#define PIO_ABCDSR_P5 (0x1u << 5)
889#define PIO_ABCDSR_P6 (0x1u << 6)
890#define PIO_ABCDSR_P7 (0x1u << 7)
891#define PIO_ABCDSR_P8 (0x1u << 8)
892#define PIO_ABCDSR_P9 (0x1u << 9)
893#define PIO_ABCDSR_P10 (0x1u << 10)
894#define PIO_ABCDSR_P11 (0x1u << 11)
895#define PIO_ABCDSR_P12 (0x1u << 12)
896#define PIO_ABCDSR_P13 (0x1u << 13)
897#define PIO_ABCDSR_P14 (0x1u << 14)
898#define PIO_ABCDSR_P15 (0x1u << 15)
899#define PIO_ABCDSR_P16 (0x1u << 16)
900#define PIO_ABCDSR_P17 (0x1u << 17)
901#define PIO_ABCDSR_P18 (0x1u << 18)
902#define PIO_ABCDSR_P19 (0x1u << 19)
903#define PIO_ABCDSR_P20 (0x1u << 20)
904#define PIO_ABCDSR_P21 (0x1u << 21)
905#define PIO_ABCDSR_P22 (0x1u << 22)
906#define PIO_ABCDSR_P23 (0x1u << 23)
907#define PIO_ABCDSR_P24 (0x1u << 24)
908#define PIO_ABCDSR_P25 (0x1u << 25)
909#define PIO_ABCDSR_P26 (0x1u << 26)
910#define PIO_ABCDSR_P27 (0x1u << 27)
911#define PIO_ABCDSR_P28 (0x1u << 28)
912#define PIO_ABCDSR_P29 (0x1u << 29)
913#define PIO_ABCDSR_P30 (0x1u << 30)
914#define PIO_ABCDSR_P31 (0x1u << 31)
915/* -------- PIO_IFSCDR : (PIO Offset: 0x0080) Input Filter Slow Clock Disable Register -------- */
916#define PIO_IFSCDR_P0 (0x1u << 0)
917#define PIO_IFSCDR_P1 (0x1u << 1)
918#define PIO_IFSCDR_P2 (0x1u << 2)
919#define PIO_IFSCDR_P3 (0x1u << 3)
920#define PIO_IFSCDR_P4 (0x1u << 4)
921#define PIO_IFSCDR_P5 (0x1u << 5)
922#define PIO_IFSCDR_P6 (0x1u << 6)
923#define PIO_IFSCDR_P7 (0x1u << 7)
924#define PIO_IFSCDR_P8 (0x1u << 8)
925#define PIO_IFSCDR_P9 (0x1u << 9)
926#define PIO_IFSCDR_P10 (0x1u << 10)
927#define PIO_IFSCDR_P11 (0x1u << 11)
928#define PIO_IFSCDR_P12 (0x1u << 12)
929#define PIO_IFSCDR_P13 (0x1u << 13)
930#define PIO_IFSCDR_P14 (0x1u << 14)
931#define PIO_IFSCDR_P15 (0x1u << 15)
932#define PIO_IFSCDR_P16 (0x1u << 16)
933#define PIO_IFSCDR_P17 (0x1u << 17)
934#define PIO_IFSCDR_P18 (0x1u << 18)
935#define PIO_IFSCDR_P19 (0x1u << 19)
936#define PIO_IFSCDR_P20 (0x1u << 20)
937#define PIO_IFSCDR_P21 (0x1u << 21)
938#define PIO_IFSCDR_P22 (0x1u << 22)
939#define PIO_IFSCDR_P23 (0x1u << 23)
940#define PIO_IFSCDR_P24 (0x1u << 24)
941#define PIO_IFSCDR_P25 (0x1u << 25)
942#define PIO_IFSCDR_P26 (0x1u << 26)
943#define PIO_IFSCDR_P27 (0x1u << 27)
944#define PIO_IFSCDR_P28 (0x1u << 28)
945#define PIO_IFSCDR_P29 (0x1u << 29)
946#define PIO_IFSCDR_P30 (0x1u << 30)
947#define PIO_IFSCDR_P31 (0x1u << 31)
948/* -------- PIO_IFSCER : (PIO Offset: 0x0084) Input Filter Slow Clock Enable Register -------- */
949#define PIO_IFSCER_P0 (0x1u << 0)
950#define PIO_IFSCER_P1 (0x1u << 1)
951#define PIO_IFSCER_P2 (0x1u << 2)
952#define PIO_IFSCER_P3 (0x1u << 3)
953#define PIO_IFSCER_P4 (0x1u << 4)
954#define PIO_IFSCER_P5 (0x1u << 5)
955#define PIO_IFSCER_P6 (0x1u << 6)
956#define PIO_IFSCER_P7 (0x1u << 7)
957#define PIO_IFSCER_P8 (0x1u << 8)
958#define PIO_IFSCER_P9 (0x1u << 9)
959#define PIO_IFSCER_P10 (0x1u << 10)
960#define PIO_IFSCER_P11 (0x1u << 11)
961#define PIO_IFSCER_P12 (0x1u << 12)
962#define PIO_IFSCER_P13 (0x1u << 13)
963#define PIO_IFSCER_P14 (0x1u << 14)
964#define PIO_IFSCER_P15 (0x1u << 15)
965#define PIO_IFSCER_P16 (0x1u << 16)
966#define PIO_IFSCER_P17 (0x1u << 17)
967#define PIO_IFSCER_P18 (0x1u << 18)
968#define PIO_IFSCER_P19 (0x1u << 19)
969#define PIO_IFSCER_P20 (0x1u << 20)
970#define PIO_IFSCER_P21 (0x1u << 21)
971#define PIO_IFSCER_P22 (0x1u << 22)
972#define PIO_IFSCER_P23 (0x1u << 23)
973#define PIO_IFSCER_P24 (0x1u << 24)
974#define PIO_IFSCER_P25 (0x1u << 25)
975#define PIO_IFSCER_P26 (0x1u << 26)
976#define PIO_IFSCER_P27 (0x1u << 27)
977#define PIO_IFSCER_P28 (0x1u << 28)
978#define PIO_IFSCER_P29 (0x1u << 29)
979#define PIO_IFSCER_P30 (0x1u << 30)
980#define PIO_IFSCER_P31 (0x1u << 31)
981/* -------- PIO_IFSCSR : (PIO Offset: 0x0088) Input Filter Slow Clock Status Register -------- */
982#define PIO_IFSCSR_P0 (0x1u << 0)
983#define PIO_IFSCSR_P1 (0x1u << 1)
984#define PIO_IFSCSR_P2 (0x1u << 2)
985#define PIO_IFSCSR_P3 (0x1u << 3)
986#define PIO_IFSCSR_P4 (0x1u << 4)
987#define PIO_IFSCSR_P5 (0x1u << 5)
988#define PIO_IFSCSR_P6 (0x1u << 6)
989#define PIO_IFSCSR_P7 (0x1u << 7)
990#define PIO_IFSCSR_P8 (0x1u << 8)
991#define PIO_IFSCSR_P9 (0x1u << 9)
992#define PIO_IFSCSR_P10 (0x1u << 10)
993#define PIO_IFSCSR_P11 (0x1u << 11)
994#define PIO_IFSCSR_P12 (0x1u << 12)
995#define PIO_IFSCSR_P13 (0x1u << 13)
996#define PIO_IFSCSR_P14 (0x1u << 14)
997#define PIO_IFSCSR_P15 (0x1u << 15)
998#define PIO_IFSCSR_P16 (0x1u << 16)
999#define PIO_IFSCSR_P17 (0x1u << 17)
1000#define PIO_IFSCSR_P18 (0x1u << 18)
1001#define PIO_IFSCSR_P19 (0x1u << 19)
1002#define PIO_IFSCSR_P20 (0x1u << 20)
1003#define PIO_IFSCSR_P21 (0x1u << 21)
1004#define PIO_IFSCSR_P22 (0x1u << 22)
1005#define PIO_IFSCSR_P23 (0x1u << 23)
1006#define PIO_IFSCSR_P24 (0x1u << 24)
1007#define PIO_IFSCSR_P25 (0x1u << 25)
1008#define PIO_IFSCSR_P26 (0x1u << 26)
1009#define PIO_IFSCSR_P27 (0x1u << 27)
1010#define PIO_IFSCSR_P28 (0x1u << 28)
1011#define PIO_IFSCSR_P29 (0x1u << 29)
1012#define PIO_IFSCSR_P30 (0x1u << 30)
1013#define PIO_IFSCSR_P31 (0x1u << 31)
1014/* -------- PIO_SCDR : (PIO Offset: 0x008C) Slow Clock Divider Debouncing Register -------- */
1015#define PIO_SCDR_DIV_Pos 0
1016#define PIO_SCDR_DIV_Msk (0x3fffu << PIO_SCDR_DIV_Pos)
1017#define PIO_SCDR_DIV(value) ((PIO_SCDR_DIV_Msk & ((value) << PIO_SCDR_DIV_Pos)))
1018/* -------- PIO_PPDDR : (PIO Offset: 0x0090) Pad Pull-down Disable Register -------- */
1019#define PIO_PPDDR_P0 (0x1u << 0)
1020#define PIO_PPDDR_P1 (0x1u << 1)
1021#define PIO_PPDDR_P2 (0x1u << 2)
1022#define PIO_PPDDR_P3 (0x1u << 3)
1023#define PIO_PPDDR_P4 (0x1u << 4)
1024#define PIO_PPDDR_P5 (0x1u << 5)
1025#define PIO_PPDDR_P6 (0x1u << 6)
1026#define PIO_PPDDR_P7 (0x1u << 7)
1027#define PIO_PPDDR_P8 (0x1u << 8)
1028#define PIO_PPDDR_P9 (0x1u << 9)
1029#define PIO_PPDDR_P10 (0x1u << 10)
1030#define PIO_PPDDR_P11 (0x1u << 11)
1031#define PIO_PPDDR_P12 (0x1u << 12)
1032#define PIO_PPDDR_P13 (0x1u << 13)
1033#define PIO_PPDDR_P14 (0x1u << 14)
1034#define PIO_PPDDR_P15 (0x1u << 15)
1035#define PIO_PPDDR_P16 (0x1u << 16)
1036#define PIO_PPDDR_P17 (0x1u << 17)
1037#define PIO_PPDDR_P18 (0x1u << 18)
1038#define PIO_PPDDR_P19 (0x1u << 19)
1039#define PIO_PPDDR_P20 (0x1u << 20)
1040#define PIO_PPDDR_P21 (0x1u << 21)
1041#define PIO_PPDDR_P22 (0x1u << 22)
1042#define PIO_PPDDR_P23 (0x1u << 23)
1043#define PIO_PPDDR_P24 (0x1u << 24)
1044#define PIO_PPDDR_P25 (0x1u << 25)
1045#define PIO_PPDDR_P26 (0x1u << 26)
1046#define PIO_PPDDR_P27 (0x1u << 27)
1047#define PIO_PPDDR_P28 (0x1u << 28)
1048#define PIO_PPDDR_P29 (0x1u << 29)
1049#define PIO_PPDDR_P30 (0x1u << 30)
1050#define PIO_PPDDR_P31 (0x1u << 31)
1051/* -------- PIO_PPDER : (PIO Offset: 0x0094) Pad Pull-down Enable Register -------- */
1052#define PIO_PPDER_P0 (0x1u << 0)
1053#define PIO_PPDER_P1 (0x1u << 1)
1054#define PIO_PPDER_P2 (0x1u << 2)
1055#define PIO_PPDER_P3 (0x1u << 3)
1056#define PIO_PPDER_P4 (0x1u << 4)
1057#define PIO_PPDER_P5 (0x1u << 5)
1058#define PIO_PPDER_P6 (0x1u << 6)
1059#define PIO_PPDER_P7 (0x1u << 7)
1060#define PIO_PPDER_P8 (0x1u << 8)
1061#define PIO_PPDER_P9 (0x1u << 9)
1062#define PIO_PPDER_P10 (0x1u << 10)
1063#define PIO_PPDER_P11 (0x1u << 11)
1064#define PIO_PPDER_P12 (0x1u << 12)
1065#define PIO_PPDER_P13 (0x1u << 13)
1066#define PIO_PPDER_P14 (0x1u << 14)
1067#define PIO_PPDER_P15 (0x1u << 15)
1068#define PIO_PPDER_P16 (0x1u << 16)
1069#define PIO_PPDER_P17 (0x1u << 17)
1070#define PIO_PPDER_P18 (0x1u << 18)
1071#define PIO_PPDER_P19 (0x1u << 19)
1072#define PIO_PPDER_P20 (0x1u << 20)
1073#define PIO_PPDER_P21 (0x1u << 21)
1074#define PIO_PPDER_P22 (0x1u << 22)
1075#define PIO_PPDER_P23 (0x1u << 23)
1076#define PIO_PPDER_P24 (0x1u << 24)
1077#define PIO_PPDER_P25 (0x1u << 25)
1078#define PIO_PPDER_P26 (0x1u << 26)
1079#define PIO_PPDER_P27 (0x1u << 27)
1080#define PIO_PPDER_P28 (0x1u << 28)
1081#define PIO_PPDER_P29 (0x1u << 29)
1082#define PIO_PPDER_P30 (0x1u << 30)
1083#define PIO_PPDER_P31 (0x1u << 31)
1084/* -------- PIO_PPDSR : (PIO Offset: 0x0098) Pad Pull-down Status Register -------- */
1085#define PIO_PPDSR_P0 (0x1u << 0)
1086#define PIO_PPDSR_P1 (0x1u << 1)
1087#define PIO_PPDSR_P2 (0x1u << 2)
1088#define PIO_PPDSR_P3 (0x1u << 3)
1089#define PIO_PPDSR_P4 (0x1u << 4)
1090#define PIO_PPDSR_P5 (0x1u << 5)
1091#define PIO_PPDSR_P6 (0x1u << 6)
1092#define PIO_PPDSR_P7 (0x1u << 7)
1093#define PIO_PPDSR_P8 (0x1u << 8)
1094#define PIO_PPDSR_P9 (0x1u << 9)
1095#define PIO_PPDSR_P10 (0x1u << 10)
1096#define PIO_PPDSR_P11 (0x1u << 11)
1097#define PIO_PPDSR_P12 (0x1u << 12)
1098#define PIO_PPDSR_P13 (0x1u << 13)
1099#define PIO_PPDSR_P14 (0x1u << 14)
1100#define PIO_PPDSR_P15 (0x1u << 15)
1101#define PIO_PPDSR_P16 (0x1u << 16)
1102#define PIO_PPDSR_P17 (0x1u << 17)
1103#define PIO_PPDSR_P18 (0x1u << 18)
1104#define PIO_PPDSR_P19 (0x1u << 19)
1105#define PIO_PPDSR_P20 (0x1u << 20)
1106#define PIO_PPDSR_P21 (0x1u << 21)
1107#define PIO_PPDSR_P22 (0x1u << 22)
1108#define PIO_PPDSR_P23 (0x1u << 23)
1109#define PIO_PPDSR_P24 (0x1u << 24)
1110#define PIO_PPDSR_P25 (0x1u << 25)
1111#define PIO_PPDSR_P26 (0x1u << 26)
1112#define PIO_PPDSR_P27 (0x1u << 27)
1113#define PIO_PPDSR_P28 (0x1u << 28)
1114#define PIO_PPDSR_P29 (0x1u << 29)
1115#define PIO_PPDSR_P30 (0x1u << 30)
1116#define PIO_PPDSR_P31 (0x1u << 31)
1117/* -------- PIO_OWER : (PIO Offset: 0x00A0) Output Write Enable -------- */
1118#define PIO_OWER_P0 (0x1u << 0)
1119#define PIO_OWER_P1 (0x1u << 1)
1120#define PIO_OWER_P2 (0x1u << 2)
1121#define PIO_OWER_P3 (0x1u << 3)
1122#define PIO_OWER_P4 (0x1u << 4)
1123#define PIO_OWER_P5 (0x1u << 5)
1124#define PIO_OWER_P6 (0x1u << 6)
1125#define PIO_OWER_P7 (0x1u << 7)
1126#define PIO_OWER_P8 (0x1u << 8)
1127#define PIO_OWER_P9 (0x1u << 9)
1128#define PIO_OWER_P10 (0x1u << 10)
1129#define PIO_OWER_P11 (0x1u << 11)
1130#define PIO_OWER_P12 (0x1u << 12)
1131#define PIO_OWER_P13 (0x1u << 13)
1132#define PIO_OWER_P14 (0x1u << 14)
1133#define PIO_OWER_P15 (0x1u << 15)
1134#define PIO_OWER_P16 (0x1u << 16)
1135#define PIO_OWER_P17 (0x1u << 17)
1136#define PIO_OWER_P18 (0x1u << 18)
1137#define PIO_OWER_P19 (0x1u << 19)
1138#define PIO_OWER_P20 (0x1u << 20)
1139#define PIO_OWER_P21 (0x1u << 21)
1140#define PIO_OWER_P22 (0x1u << 22)
1141#define PIO_OWER_P23 (0x1u << 23)
1142#define PIO_OWER_P24 (0x1u << 24)
1143#define PIO_OWER_P25 (0x1u << 25)
1144#define PIO_OWER_P26 (0x1u << 26)
1145#define PIO_OWER_P27 (0x1u << 27)
1146#define PIO_OWER_P28 (0x1u << 28)
1147#define PIO_OWER_P29 (0x1u << 29)
1148#define PIO_OWER_P30 (0x1u << 30)
1149#define PIO_OWER_P31 (0x1u << 31)
1150/* -------- PIO_OWDR : (PIO Offset: 0x00A4) Output Write Disable -------- */
1151#define PIO_OWDR_P0 (0x1u << 0)
1152#define PIO_OWDR_P1 (0x1u << 1)
1153#define PIO_OWDR_P2 (0x1u << 2)
1154#define PIO_OWDR_P3 (0x1u << 3)
1155#define PIO_OWDR_P4 (0x1u << 4)
1156#define PIO_OWDR_P5 (0x1u << 5)
1157#define PIO_OWDR_P6 (0x1u << 6)
1158#define PIO_OWDR_P7 (0x1u << 7)
1159#define PIO_OWDR_P8 (0x1u << 8)
1160#define PIO_OWDR_P9 (0x1u << 9)
1161#define PIO_OWDR_P10 (0x1u << 10)
1162#define PIO_OWDR_P11 (0x1u << 11)
1163#define PIO_OWDR_P12 (0x1u << 12)
1164#define PIO_OWDR_P13 (0x1u << 13)
1165#define PIO_OWDR_P14 (0x1u << 14)
1166#define PIO_OWDR_P15 (0x1u << 15)
1167#define PIO_OWDR_P16 (0x1u << 16)
1168#define PIO_OWDR_P17 (0x1u << 17)
1169#define PIO_OWDR_P18 (0x1u << 18)
1170#define PIO_OWDR_P19 (0x1u << 19)
1171#define PIO_OWDR_P20 (0x1u << 20)
1172#define PIO_OWDR_P21 (0x1u << 21)
1173#define PIO_OWDR_P22 (0x1u << 22)
1174#define PIO_OWDR_P23 (0x1u << 23)
1175#define PIO_OWDR_P24 (0x1u << 24)
1176#define PIO_OWDR_P25 (0x1u << 25)
1177#define PIO_OWDR_P26 (0x1u << 26)
1178#define PIO_OWDR_P27 (0x1u << 27)
1179#define PIO_OWDR_P28 (0x1u << 28)
1180#define PIO_OWDR_P29 (0x1u << 29)
1181#define PIO_OWDR_P30 (0x1u << 30)
1182#define PIO_OWDR_P31 (0x1u << 31)
1183/* -------- PIO_OWSR : (PIO Offset: 0x00A8) Output Write Status Register -------- */
1184#define PIO_OWSR_P0 (0x1u << 0)
1185#define PIO_OWSR_P1 (0x1u << 1)
1186#define PIO_OWSR_P2 (0x1u << 2)
1187#define PIO_OWSR_P3 (0x1u << 3)
1188#define PIO_OWSR_P4 (0x1u << 4)
1189#define PIO_OWSR_P5 (0x1u << 5)
1190#define PIO_OWSR_P6 (0x1u << 6)
1191#define PIO_OWSR_P7 (0x1u << 7)
1192#define PIO_OWSR_P8 (0x1u << 8)
1193#define PIO_OWSR_P9 (0x1u << 9)
1194#define PIO_OWSR_P10 (0x1u << 10)
1195#define PIO_OWSR_P11 (0x1u << 11)
1196#define PIO_OWSR_P12 (0x1u << 12)
1197#define PIO_OWSR_P13 (0x1u << 13)
1198#define PIO_OWSR_P14 (0x1u << 14)
1199#define PIO_OWSR_P15 (0x1u << 15)
1200#define PIO_OWSR_P16 (0x1u << 16)
1201#define PIO_OWSR_P17 (0x1u << 17)
1202#define PIO_OWSR_P18 (0x1u << 18)
1203#define PIO_OWSR_P19 (0x1u << 19)
1204#define PIO_OWSR_P20 (0x1u << 20)
1205#define PIO_OWSR_P21 (0x1u << 21)
1206#define PIO_OWSR_P22 (0x1u << 22)
1207#define PIO_OWSR_P23 (0x1u << 23)
1208#define PIO_OWSR_P24 (0x1u << 24)
1209#define PIO_OWSR_P25 (0x1u << 25)
1210#define PIO_OWSR_P26 (0x1u << 26)
1211#define PIO_OWSR_P27 (0x1u << 27)
1212#define PIO_OWSR_P28 (0x1u << 28)
1213#define PIO_OWSR_P29 (0x1u << 29)
1214#define PIO_OWSR_P30 (0x1u << 30)
1215#define PIO_OWSR_P31 (0x1u << 31)
1216/* -------- PIO_AIMER : (PIO Offset: 0x00B0) Additional Interrupt Modes Enable Register -------- */
1217#define PIO_AIMER_P0 (0x1u << 0)
1218#define PIO_AIMER_P1 (0x1u << 1)
1219#define PIO_AIMER_P2 (0x1u << 2)
1220#define PIO_AIMER_P3 (0x1u << 3)
1221#define PIO_AIMER_P4 (0x1u << 4)
1222#define PIO_AIMER_P5 (0x1u << 5)
1223#define PIO_AIMER_P6 (0x1u << 6)
1224#define PIO_AIMER_P7 (0x1u << 7)
1225#define PIO_AIMER_P8 (0x1u << 8)
1226#define PIO_AIMER_P9 (0x1u << 9)
1227#define PIO_AIMER_P10 (0x1u << 10)
1228#define PIO_AIMER_P11 (0x1u << 11)
1229#define PIO_AIMER_P12 (0x1u << 12)
1230#define PIO_AIMER_P13 (0x1u << 13)
1231#define PIO_AIMER_P14 (0x1u << 14)
1232#define PIO_AIMER_P15 (0x1u << 15)
1233#define PIO_AIMER_P16 (0x1u << 16)
1234#define PIO_AIMER_P17 (0x1u << 17)
1235#define PIO_AIMER_P18 (0x1u << 18)
1236#define PIO_AIMER_P19 (0x1u << 19)
1237#define PIO_AIMER_P20 (0x1u << 20)
1238#define PIO_AIMER_P21 (0x1u << 21)
1239#define PIO_AIMER_P22 (0x1u << 22)
1240#define PIO_AIMER_P23 (0x1u << 23)
1241#define PIO_AIMER_P24 (0x1u << 24)
1242#define PIO_AIMER_P25 (0x1u << 25)
1243#define PIO_AIMER_P26 (0x1u << 26)
1244#define PIO_AIMER_P27 (0x1u << 27)
1245#define PIO_AIMER_P28 (0x1u << 28)
1246#define PIO_AIMER_P29 (0x1u << 29)
1247#define PIO_AIMER_P30 (0x1u << 30)
1248#define PIO_AIMER_P31 (0x1u << 31)
1249/* -------- PIO_AIMDR : (PIO Offset: 0x00B4) Additional Interrupt Modes Disables Register -------- */
1250#define PIO_AIMDR_P0 (0x1u << 0)
1251#define PIO_AIMDR_P1 (0x1u << 1)
1252#define PIO_AIMDR_P2 (0x1u << 2)
1253#define PIO_AIMDR_P3 (0x1u << 3)
1254#define PIO_AIMDR_P4 (0x1u << 4)
1255#define PIO_AIMDR_P5 (0x1u << 5)
1256#define PIO_AIMDR_P6 (0x1u << 6)
1257#define PIO_AIMDR_P7 (0x1u << 7)
1258#define PIO_AIMDR_P8 (0x1u << 8)
1259#define PIO_AIMDR_P9 (0x1u << 9)
1260#define PIO_AIMDR_P10 (0x1u << 10)
1261#define PIO_AIMDR_P11 (0x1u << 11)
1262#define PIO_AIMDR_P12 (0x1u << 12)
1263#define PIO_AIMDR_P13 (0x1u << 13)
1264#define PIO_AIMDR_P14 (0x1u << 14)
1265#define PIO_AIMDR_P15 (0x1u << 15)
1266#define PIO_AIMDR_P16 (0x1u << 16)
1267#define PIO_AIMDR_P17 (0x1u << 17)
1268#define PIO_AIMDR_P18 (0x1u << 18)
1269#define PIO_AIMDR_P19 (0x1u << 19)
1270#define PIO_AIMDR_P20 (0x1u << 20)
1271#define PIO_AIMDR_P21 (0x1u << 21)
1272#define PIO_AIMDR_P22 (0x1u << 22)
1273#define PIO_AIMDR_P23 (0x1u << 23)
1274#define PIO_AIMDR_P24 (0x1u << 24)
1275#define PIO_AIMDR_P25 (0x1u << 25)
1276#define PIO_AIMDR_P26 (0x1u << 26)
1277#define PIO_AIMDR_P27 (0x1u << 27)
1278#define PIO_AIMDR_P28 (0x1u << 28)
1279#define PIO_AIMDR_P29 (0x1u << 29)
1280#define PIO_AIMDR_P30 (0x1u << 30)
1281#define PIO_AIMDR_P31 (0x1u << 31)
1282/* -------- PIO_AIMMR : (PIO Offset: 0x00B8) Additional Interrupt Modes Mask Register -------- */
1283#define PIO_AIMMR_P0 (0x1u << 0)
1284#define PIO_AIMMR_P1 (0x1u << 1)
1285#define PIO_AIMMR_P2 (0x1u << 2)
1286#define PIO_AIMMR_P3 (0x1u << 3)
1287#define PIO_AIMMR_P4 (0x1u << 4)
1288#define PIO_AIMMR_P5 (0x1u << 5)
1289#define PIO_AIMMR_P6 (0x1u << 6)
1290#define PIO_AIMMR_P7 (0x1u << 7)
1291#define PIO_AIMMR_P8 (0x1u << 8)
1292#define PIO_AIMMR_P9 (0x1u << 9)
1293#define PIO_AIMMR_P10 (0x1u << 10)
1294#define PIO_AIMMR_P11 (0x1u << 11)
1295#define PIO_AIMMR_P12 (0x1u << 12)
1296#define PIO_AIMMR_P13 (0x1u << 13)
1297#define PIO_AIMMR_P14 (0x1u << 14)
1298#define PIO_AIMMR_P15 (0x1u << 15)
1299#define PIO_AIMMR_P16 (0x1u << 16)
1300#define PIO_AIMMR_P17 (0x1u << 17)
1301#define PIO_AIMMR_P18 (0x1u << 18)
1302#define PIO_AIMMR_P19 (0x1u << 19)
1303#define PIO_AIMMR_P20 (0x1u << 20)
1304#define PIO_AIMMR_P21 (0x1u << 21)
1305#define PIO_AIMMR_P22 (0x1u << 22)
1306#define PIO_AIMMR_P23 (0x1u << 23)
1307#define PIO_AIMMR_P24 (0x1u << 24)
1308#define PIO_AIMMR_P25 (0x1u << 25)
1309#define PIO_AIMMR_P26 (0x1u << 26)
1310#define PIO_AIMMR_P27 (0x1u << 27)
1311#define PIO_AIMMR_P28 (0x1u << 28)
1312#define PIO_AIMMR_P29 (0x1u << 29)
1313#define PIO_AIMMR_P30 (0x1u << 30)
1314#define PIO_AIMMR_P31 (0x1u << 31)
1315/* -------- PIO_ESR : (PIO Offset: 0x00C0) Edge Select Register -------- */
1316#define PIO_ESR_P0 (0x1u << 0)
1317#define PIO_ESR_P1 (0x1u << 1)
1318#define PIO_ESR_P2 (0x1u << 2)
1319#define PIO_ESR_P3 (0x1u << 3)
1320#define PIO_ESR_P4 (0x1u << 4)
1321#define PIO_ESR_P5 (0x1u << 5)
1322#define PIO_ESR_P6 (0x1u << 6)
1323#define PIO_ESR_P7 (0x1u << 7)
1324#define PIO_ESR_P8 (0x1u << 8)
1325#define PIO_ESR_P9 (0x1u << 9)
1326#define PIO_ESR_P10 (0x1u << 10)
1327#define PIO_ESR_P11 (0x1u << 11)
1328#define PIO_ESR_P12 (0x1u << 12)
1329#define PIO_ESR_P13 (0x1u << 13)
1330#define PIO_ESR_P14 (0x1u << 14)
1331#define PIO_ESR_P15 (0x1u << 15)
1332#define PIO_ESR_P16 (0x1u << 16)
1333#define PIO_ESR_P17 (0x1u << 17)
1334#define PIO_ESR_P18 (0x1u << 18)
1335#define PIO_ESR_P19 (0x1u << 19)
1336#define PIO_ESR_P20 (0x1u << 20)
1337#define PIO_ESR_P21 (0x1u << 21)
1338#define PIO_ESR_P22 (0x1u << 22)
1339#define PIO_ESR_P23 (0x1u << 23)
1340#define PIO_ESR_P24 (0x1u << 24)
1341#define PIO_ESR_P25 (0x1u << 25)
1342#define PIO_ESR_P26 (0x1u << 26)
1343#define PIO_ESR_P27 (0x1u << 27)
1344#define PIO_ESR_P28 (0x1u << 28)
1345#define PIO_ESR_P29 (0x1u << 29)
1346#define PIO_ESR_P30 (0x1u << 30)
1347#define PIO_ESR_P31 (0x1u << 31)
1348/* -------- PIO_LSR : (PIO Offset: 0x00C4) Level Select Register -------- */
1349#define PIO_LSR_P0 (0x1u << 0)
1350#define PIO_LSR_P1 (0x1u << 1)
1351#define PIO_LSR_P2 (0x1u << 2)
1352#define PIO_LSR_P3 (0x1u << 3)
1353#define PIO_LSR_P4 (0x1u << 4)
1354#define PIO_LSR_P5 (0x1u << 5)
1355#define PIO_LSR_P6 (0x1u << 6)
1356#define PIO_LSR_P7 (0x1u << 7)
1357#define PIO_LSR_P8 (0x1u << 8)
1358#define PIO_LSR_P9 (0x1u << 9)
1359#define PIO_LSR_P10 (0x1u << 10)
1360#define PIO_LSR_P11 (0x1u << 11)
1361#define PIO_LSR_P12 (0x1u << 12)
1362#define PIO_LSR_P13 (0x1u << 13)
1363#define PIO_LSR_P14 (0x1u << 14)
1364#define PIO_LSR_P15 (0x1u << 15)
1365#define PIO_LSR_P16 (0x1u << 16)
1366#define PIO_LSR_P17 (0x1u << 17)
1367#define PIO_LSR_P18 (0x1u << 18)
1368#define PIO_LSR_P19 (0x1u << 19)
1369#define PIO_LSR_P20 (0x1u << 20)
1370#define PIO_LSR_P21 (0x1u << 21)
1371#define PIO_LSR_P22 (0x1u << 22)
1372#define PIO_LSR_P23 (0x1u << 23)
1373#define PIO_LSR_P24 (0x1u << 24)
1374#define PIO_LSR_P25 (0x1u << 25)
1375#define PIO_LSR_P26 (0x1u << 26)
1376#define PIO_LSR_P27 (0x1u << 27)
1377#define PIO_LSR_P28 (0x1u << 28)
1378#define PIO_LSR_P29 (0x1u << 29)
1379#define PIO_LSR_P30 (0x1u << 30)
1380#define PIO_LSR_P31 (0x1u << 31)
1381/* -------- PIO_ELSR : (PIO Offset: 0x00C8) Edge/Level Status Register -------- */
1382#define PIO_ELSR_P0 (0x1u << 0)
1383#define PIO_ELSR_P1 (0x1u << 1)
1384#define PIO_ELSR_P2 (0x1u << 2)
1385#define PIO_ELSR_P3 (0x1u << 3)
1386#define PIO_ELSR_P4 (0x1u << 4)
1387#define PIO_ELSR_P5 (0x1u << 5)
1388#define PIO_ELSR_P6 (0x1u << 6)
1389#define PIO_ELSR_P7 (0x1u << 7)
1390#define PIO_ELSR_P8 (0x1u << 8)
1391#define PIO_ELSR_P9 (0x1u << 9)
1392#define PIO_ELSR_P10 (0x1u << 10)
1393#define PIO_ELSR_P11 (0x1u << 11)
1394#define PIO_ELSR_P12 (0x1u << 12)
1395#define PIO_ELSR_P13 (0x1u << 13)
1396#define PIO_ELSR_P14 (0x1u << 14)
1397#define PIO_ELSR_P15 (0x1u << 15)
1398#define PIO_ELSR_P16 (0x1u << 16)
1399#define PIO_ELSR_P17 (0x1u << 17)
1400#define PIO_ELSR_P18 (0x1u << 18)
1401#define PIO_ELSR_P19 (0x1u << 19)
1402#define PIO_ELSR_P20 (0x1u << 20)
1403#define PIO_ELSR_P21 (0x1u << 21)
1404#define PIO_ELSR_P22 (0x1u << 22)
1405#define PIO_ELSR_P23 (0x1u << 23)
1406#define PIO_ELSR_P24 (0x1u << 24)
1407#define PIO_ELSR_P25 (0x1u << 25)
1408#define PIO_ELSR_P26 (0x1u << 26)
1409#define PIO_ELSR_P27 (0x1u << 27)
1410#define PIO_ELSR_P28 (0x1u << 28)
1411#define PIO_ELSR_P29 (0x1u << 29)
1412#define PIO_ELSR_P30 (0x1u << 30)
1413#define PIO_ELSR_P31 (0x1u << 31)
1414/* -------- PIO_FELLSR : (PIO Offset: 0x00D0) Falling Edge/Low Level Select Register -------- */
1415#define PIO_FELLSR_P0 (0x1u << 0)
1416#define PIO_FELLSR_P1 (0x1u << 1)
1417#define PIO_FELLSR_P2 (0x1u << 2)
1418#define PIO_FELLSR_P3 (0x1u << 3)
1419#define PIO_FELLSR_P4 (0x1u << 4)
1420#define PIO_FELLSR_P5 (0x1u << 5)
1421#define PIO_FELLSR_P6 (0x1u << 6)
1422#define PIO_FELLSR_P7 (0x1u << 7)
1423#define PIO_FELLSR_P8 (0x1u << 8)
1424#define PIO_FELLSR_P9 (0x1u << 9)
1425#define PIO_FELLSR_P10 (0x1u << 10)
1426#define PIO_FELLSR_P11 (0x1u << 11)
1427#define PIO_FELLSR_P12 (0x1u << 12)
1428#define PIO_FELLSR_P13 (0x1u << 13)
1429#define PIO_FELLSR_P14 (0x1u << 14)
1430#define PIO_FELLSR_P15 (0x1u << 15)
1431#define PIO_FELLSR_P16 (0x1u << 16)
1432#define PIO_FELLSR_P17 (0x1u << 17)
1433#define PIO_FELLSR_P18 (0x1u << 18)
1434#define PIO_FELLSR_P19 (0x1u << 19)
1435#define PIO_FELLSR_P20 (0x1u << 20)
1436#define PIO_FELLSR_P21 (0x1u << 21)
1437#define PIO_FELLSR_P22 (0x1u << 22)
1438#define PIO_FELLSR_P23 (0x1u << 23)
1439#define PIO_FELLSR_P24 (0x1u << 24)
1440#define PIO_FELLSR_P25 (0x1u << 25)
1441#define PIO_FELLSR_P26 (0x1u << 26)
1442#define PIO_FELLSR_P27 (0x1u << 27)
1443#define PIO_FELLSR_P28 (0x1u << 28)
1444#define PIO_FELLSR_P29 (0x1u << 29)
1445#define PIO_FELLSR_P30 (0x1u << 30)
1446#define PIO_FELLSR_P31 (0x1u << 31)
1447/* -------- PIO_REHLSR : (PIO Offset: 0x00D4) Rising Edge/ High Level Select Register -------- */
1448#define PIO_REHLSR_P0 (0x1u << 0)
1449#define PIO_REHLSR_P1 (0x1u << 1)
1450#define PIO_REHLSR_P2 (0x1u << 2)
1451#define PIO_REHLSR_P3 (0x1u << 3)
1452#define PIO_REHLSR_P4 (0x1u << 4)
1453#define PIO_REHLSR_P5 (0x1u << 5)
1454#define PIO_REHLSR_P6 (0x1u << 6)
1455#define PIO_REHLSR_P7 (0x1u << 7)
1456#define PIO_REHLSR_P8 (0x1u << 8)
1457#define PIO_REHLSR_P9 (0x1u << 9)
1458#define PIO_REHLSR_P10 (0x1u << 10)
1459#define PIO_REHLSR_P11 (0x1u << 11)
1460#define PIO_REHLSR_P12 (0x1u << 12)
1461#define PIO_REHLSR_P13 (0x1u << 13)
1462#define PIO_REHLSR_P14 (0x1u << 14)
1463#define PIO_REHLSR_P15 (0x1u << 15)
1464#define PIO_REHLSR_P16 (0x1u << 16)
1465#define PIO_REHLSR_P17 (0x1u << 17)
1466#define PIO_REHLSR_P18 (0x1u << 18)
1467#define PIO_REHLSR_P19 (0x1u << 19)
1468#define PIO_REHLSR_P20 (0x1u << 20)
1469#define PIO_REHLSR_P21 (0x1u << 21)
1470#define PIO_REHLSR_P22 (0x1u << 22)
1471#define PIO_REHLSR_P23 (0x1u << 23)
1472#define PIO_REHLSR_P24 (0x1u << 24)
1473#define PIO_REHLSR_P25 (0x1u << 25)
1474#define PIO_REHLSR_P26 (0x1u << 26)
1475#define PIO_REHLSR_P27 (0x1u << 27)
1476#define PIO_REHLSR_P28 (0x1u << 28)
1477#define PIO_REHLSR_P29 (0x1u << 29)
1478#define PIO_REHLSR_P30 (0x1u << 30)
1479#define PIO_REHLSR_P31 (0x1u << 31)
1480/* -------- PIO_FRLHSR : (PIO Offset: 0x00D8) Fall/Rise - Low/High Status Register -------- */
1481#define PIO_FRLHSR_P0 (0x1u << 0)
1482#define PIO_FRLHSR_P1 (0x1u << 1)
1483#define PIO_FRLHSR_P2 (0x1u << 2)
1484#define PIO_FRLHSR_P3 (0x1u << 3)
1485#define PIO_FRLHSR_P4 (0x1u << 4)
1486#define PIO_FRLHSR_P5 (0x1u << 5)
1487#define PIO_FRLHSR_P6 (0x1u << 6)
1488#define PIO_FRLHSR_P7 (0x1u << 7)
1489#define PIO_FRLHSR_P8 (0x1u << 8)
1490#define PIO_FRLHSR_P9 (0x1u << 9)
1491#define PIO_FRLHSR_P10 (0x1u << 10)
1492#define PIO_FRLHSR_P11 (0x1u << 11)
1493#define PIO_FRLHSR_P12 (0x1u << 12)
1494#define PIO_FRLHSR_P13 (0x1u << 13)
1495#define PIO_FRLHSR_P14 (0x1u << 14)
1496#define PIO_FRLHSR_P15 (0x1u << 15)
1497#define PIO_FRLHSR_P16 (0x1u << 16)
1498#define PIO_FRLHSR_P17 (0x1u << 17)
1499#define PIO_FRLHSR_P18 (0x1u << 18)
1500#define PIO_FRLHSR_P19 (0x1u << 19)
1501#define PIO_FRLHSR_P20 (0x1u << 20)
1502#define PIO_FRLHSR_P21 (0x1u << 21)
1503#define PIO_FRLHSR_P22 (0x1u << 22)
1504#define PIO_FRLHSR_P23 (0x1u << 23)
1505#define PIO_FRLHSR_P24 (0x1u << 24)
1506#define PIO_FRLHSR_P25 (0x1u << 25)
1507#define PIO_FRLHSR_P26 (0x1u << 26)
1508#define PIO_FRLHSR_P27 (0x1u << 27)
1509#define PIO_FRLHSR_P28 (0x1u << 28)
1510#define PIO_FRLHSR_P29 (0x1u << 29)
1511#define PIO_FRLHSR_P30 (0x1u << 30)
1512#define PIO_FRLHSR_P31 (0x1u << 31)
1513/* -------- PIO_LOCKSR : (PIO Offset: 0x00E0) Lock Status -------- */
1514#define PIO_LOCKSR_P0 (0x1u << 0)
1515#define PIO_LOCKSR_P1 (0x1u << 1)
1516#define PIO_LOCKSR_P2 (0x1u << 2)
1517#define PIO_LOCKSR_P3 (0x1u << 3)
1518#define PIO_LOCKSR_P4 (0x1u << 4)
1519#define PIO_LOCKSR_P5 (0x1u << 5)
1520#define PIO_LOCKSR_P6 (0x1u << 6)
1521#define PIO_LOCKSR_P7 (0x1u << 7)
1522#define PIO_LOCKSR_P8 (0x1u << 8)
1523#define PIO_LOCKSR_P9 (0x1u << 9)
1524#define PIO_LOCKSR_P10 (0x1u << 10)
1525#define PIO_LOCKSR_P11 (0x1u << 11)
1526#define PIO_LOCKSR_P12 (0x1u << 12)
1527#define PIO_LOCKSR_P13 (0x1u << 13)
1528#define PIO_LOCKSR_P14 (0x1u << 14)
1529#define PIO_LOCKSR_P15 (0x1u << 15)
1530#define PIO_LOCKSR_P16 (0x1u << 16)
1531#define PIO_LOCKSR_P17 (0x1u << 17)
1532#define PIO_LOCKSR_P18 (0x1u << 18)
1533#define PIO_LOCKSR_P19 (0x1u << 19)
1534#define PIO_LOCKSR_P20 (0x1u << 20)
1535#define PIO_LOCKSR_P21 (0x1u << 21)
1536#define PIO_LOCKSR_P22 (0x1u << 22)
1537#define PIO_LOCKSR_P23 (0x1u << 23)
1538#define PIO_LOCKSR_P24 (0x1u << 24)
1539#define PIO_LOCKSR_P25 (0x1u << 25)
1540#define PIO_LOCKSR_P26 (0x1u << 26)
1541#define PIO_LOCKSR_P27 (0x1u << 27)
1542#define PIO_LOCKSR_P28 (0x1u << 28)
1543#define PIO_LOCKSR_P29 (0x1u << 29)
1544#define PIO_LOCKSR_P30 (0x1u << 30)
1545#define PIO_LOCKSR_P31 (0x1u << 31)
1546/* -------- PIO_WPMR : (PIO Offset: 0x00E4) Write Protect Mode Register -------- */
1547#define PIO_WPMR_WPEN (0x1u << 0)
1548#define PIO_WPMR_WPKEY_Pos 8
1549#define PIO_WPMR_WPKEY_Msk (0xffffffu << PIO_WPMR_WPKEY_Pos)
1550#define PIO_WPMR_WPKEY_PASSWD (0x50494Fu << 8)
1551/* -------- PIO_WPSR : (PIO Offset: 0x00E8) Write Protect Status Register -------- */
1552#define PIO_WPSR_WPVS (0x1u << 0)
1553#define PIO_WPSR_WPVSRC_Pos 8
1554#define PIO_WPSR_WPVSRC_Msk (0xffffu << PIO_WPSR_WPVSRC_Pos)
1555/* -------- PIO_SCHMITT : (PIO Offset: 0x0100) Schmitt Trigger Register -------- */
1556#define PIO_SCHMITT_SCHMITT0 (0x1u << 0)
1557#define PIO_SCHMITT_SCHMITT1 (0x1u << 1)
1558#define PIO_SCHMITT_SCHMITT2 (0x1u << 2)
1559#define PIO_SCHMITT_SCHMITT3 (0x1u << 3)
1560#define PIO_SCHMITT_SCHMITT4 (0x1u << 4)
1561#define PIO_SCHMITT_SCHMITT5 (0x1u << 5)
1562#define PIO_SCHMITT_SCHMITT6 (0x1u << 6)
1563#define PIO_SCHMITT_SCHMITT7 (0x1u << 7)
1564#define PIO_SCHMITT_SCHMITT8 (0x1u << 8)
1565#define PIO_SCHMITT_SCHMITT9 (0x1u << 9)
1566#define PIO_SCHMITT_SCHMITT10 (0x1u << 10)
1567#define PIO_SCHMITT_SCHMITT11 (0x1u << 11)
1568#define PIO_SCHMITT_SCHMITT12 (0x1u << 12)
1569#define PIO_SCHMITT_SCHMITT13 (0x1u << 13)
1570#define PIO_SCHMITT_SCHMITT14 (0x1u << 14)
1571#define PIO_SCHMITT_SCHMITT15 (0x1u << 15)
1572#define PIO_SCHMITT_SCHMITT16 (0x1u << 16)
1573#define PIO_SCHMITT_SCHMITT17 (0x1u << 17)
1574#define PIO_SCHMITT_SCHMITT18 (0x1u << 18)
1575#define PIO_SCHMITT_SCHMITT19 (0x1u << 19)
1576#define PIO_SCHMITT_SCHMITT20 (0x1u << 20)
1577#define PIO_SCHMITT_SCHMITT21 (0x1u << 21)
1578#define PIO_SCHMITT_SCHMITT22 (0x1u << 22)
1579#define PIO_SCHMITT_SCHMITT23 (0x1u << 23)
1580#define PIO_SCHMITT_SCHMITT24 (0x1u << 24)
1581#define PIO_SCHMITT_SCHMITT25 (0x1u << 25)
1582#define PIO_SCHMITT_SCHMITT26 (0x1u << 26)
1583#define PIO_SCHMITT_SCHMITT27 (0x1u << 27)
1584#define PIO_SCHMITT_SCHMITT28 (0x1u << 28)
1585#define PIO_SCHMITT_SCHMITT29 (0x1u << 29)
1586#define PIO_SCHMITT_SCHMITT30 (0x1u << 30)
1587#define PIO_SCHMITT_SCHMITT31 (0x1u << 31)
1588/* -------- PIO_PCMR : (PIO Offset: 0x150) Parallel Capture Mode Register -------- */
1589#define PIO_PCMR_PCEN (0x1u << 0)
1590#define PIO_PCMR_DSIZE_Pos 4
1591#define PIO_PCMR_DSIZE_Msk (0x3u << PIO_PCMR_DSIZE_Pos)
1592#define PIO_PCMR_DSIZE_BYTE (0x0u << 4)
1593#define PIO_PCMR_DSIZE_HALFWORD (0x1u << 4)
1594#define PIO_PCMR_DSIZE_WORD (0x2u << 4)
1595#define PIO_PCMR_ALWYS (0x1u << 9)
1596#define PIO_PCMR_HALFS (0x1u << 10)
1597#define PIO_PCMR_FRSTS (0x1u << 11)
1598/* -------- PIO_PCIER : (PIO Offset: 0x154) Parallel Capture Interrupt Enable Register -------- */
1599#define PIO_PCIER_DRDY (0x1u << 0)
1600#define PIO_PCIER_OVRE (0x1u << 1)
1601#define PIO_PCIER_ENDRX (0x1u << 2)
1602#define PIO_PCIER_RXBUFF (0x1u << 3)
1603/* -------- PIO_PCIDR : (PIO Offset: 0x158) Parallel Capture Interrupt Disable Register -------- */
1604#define PIO_PCIDR_DRDY (0x1u << 0)
1605#define PIO_PCIDR_OVRE (0x1u << 1)
1606#define PIO_PCIDR_ENDRX (0x1u << 2)
1607#define PIO_PCIDR_RXBUFF (0x1u << 3)
1608/* -------- PIO_PCIMR : (PIO Offset: 0x15C) Parallel Capture Interrupt Mask Register -------- */
1609#define PIO_PCIMR_DRDY (0x1u << 0)
1610#define PIO_PCIMR_OVRE (0x1u << 1)
1611#define PIO_PCIMR_ENDRX (0x1u << 2)
1612#define PIO_PCIMR_RXBUFF (0x1u << 3)
1613/* -------- PIO_PCISR : (PIO Offset: 0x160) Parallel Capture Interrupt Status Register -------- */
1614#define PIO_PCISR_DRDY (0x1u << 0)
1615#define PIO_PCISR_OVRE (0x1u << 1)
1616#define PIO_PCISR_ENDRX (0x1u << 2)
1617#define PIO_PCISR_RXBUFF (0x1u << 3)
1618/* -------- PIO_PCRHR : (PIO Offset: 0x164) Parallel Capture Reception Holding Register -------- */
1619#define PIO_PCRHR_RDATA_Pos 0
1620#define PIO_PCRHR_RDATA_Msk (0xffffffffu << PIO_PCRHR_RDATA_Pos)
1621/* -------- PIO_RPR : (PIO Offset: 0x168) Receive Pointer Register -------- */
1622#define PIO_RPR_RXPTR_Pos 0
1623#define PIO_RPR_RXPTR_Msk (0xffffffffu << PIO_RPR_RXPTR_Pos)
1624#define PIO_RPR_RXPTR(value) ((PIO_RPR_RXPTR_Msk & ((value) << PIO_RPR_RXPTR_Pos)))
1625/* -------- PIO_RCR : (PIO Offset: 0x16C) Receive Counter Register -------- */
1626#define PIO_RCR_RXCTR_Pos 0
1627#define PIO_RCR_RXCTR_Msk (0xffffu << PIO_RCR_RXCTR_Pos)
1628#define PIO_RCR_RXCTR(value) ((PIO_RCR_RXCTR_Msk & ((value) << PIO_RCR_RXCTR_Pos)))
1629/* -------- PIO_RNPR : (PIO Offset: 0x178) Receive Next Pointer Register -------- */
1630#define PIO_RNPR_RXNPTR_Pos 0
1631#define PIO_RNPR_RXNPTR_Msk (0xffffffffu << PIO_RNPR_RXNPTR_Pos)
1632#define PIO_RNPR_RXNPTR(value) ((PIO_RNPR_RXNPTR_Msk & ((value) << PIO_RNPR_RXNPTR_Pos)))
1633/* -------- PIO_RNCR : (PIO Offset: 0x17C) Receive Next Counter Register -------- */
1634#define PIO_RNCR_RXNCTR_Pos 0
1635#define PIO_RNCR_RXNCTR_Msk (0xffffu << PIO_RNCR_RXNCTR_Pos)
1636#define PIO_RNCR_RXNCTR(value) ((PIO_RNCR_RXNCTR_Msk & ((value) << PIO_RNCR_RXNCTR_Pos)))
1637/* -------- PIO_PTCR : (PIO Offset: 0x188) Transfer Control Register -------- */
1638#define PIO_PTCR_RXTEN (0x1u << 0)
1639#define PIO_PTCR_RXTDIS (0x1u << 1)
1640#define PIO_PTCR_TXTEN (0x1u << 8)
1641#define PIO_PTCR_TXTDIS (0x1u << 9)
1642/* -------- PIO_PTSR : (PIO Offset: 0x18C) Transfer Status Register -------- */
1643#define PIO_PTSR_RXTEN (0x1u << 0)
1644#define PIO_PTSR_TXTEN (0x1u << 8)
1645
1647
1648
1649#endif /* _SAM4S_PIO_COMPONENT_ */
Pio hardware registers.
__I uint32_t Reserved2[1]
__I uint32_t Reserved8[1]
__I uint32_t PIO_PCISR
(Pio Offset: 0x160) Parallel Capture Interrupt Status Register
__I uint32_t PIO_ISR
(Pio Offset: 0x004C) Interrupt Status Register
__IO uint32_t PIO_RPR
(Pio Offset: 0x168) Receive Pointer Register
__IO uint32_t PIO_WPMR
(Pio Offset: 0x00E4) Write Protect Mode Register
__I uint32_t PIO_PPDSR
(Pio Offset: 0x0098) Pad Pull-down Status Register
__I uint32_t Reserved12[5]
__O uint32_t PIO_ESR
(Pio Offset: 0x00C0) Edge Select Register
__I uint32_t PIO_PDSR
(Pio Offset: 0x003C) Pin Data Status Register
__IO uint32_t PIO_ABCDSR[2]
(Pio Offset: 0x0070) Peripheral Select Register
__O uint32_t PIO_PTCR
(Pio Offset: 0x188) Transfer Control Register
__O uint32_t PIO_OWER
(Pio Offset: 0x00A0) Output Write Enable
__O uint32_t PIO_PUDR
(Pio Offset: 0x0060) Pull-up Disable Register
__O uint32_t PIO_IFDR
(Pio Offset: 0x0024) Glitch Input Filter Disable Register
__IO uint32_t PIO_SCDR
(Pio Offset: 0x008C) Slow Clock Divider Debouncing Register
__O uint32_t PIO_OWDR
(Pio Offset: 0x00A4) Output Write Disable
__IO uint32_t PIO_PCMR
(Pio Offset: 0x150) Parallel Capture Mode Register
__O uint32_t PIO_REHLSR
(Pio Offset: 0x00D4) Rising Edge/ High Level Select Register
__I uint32_t PIO_LOCKSR
(Pio Offset: 0x00E0) Lock Status
__O uint32_t PIO_MDDR
(Pio Offset: 0x0054) Multi-driver Disable Register
__O uint32_t PIO_LSR
(Pio Offset: 0x00C4) Level Select Register
__O uint32_t PIO_AIMER
(Pio Offset: 0x00B0) Additional Interrupt Modes Enable Register
__I uint32_t PIO_ELSR
(Pio Offset: 0x00C8) Edge/Level Status Register
__IO uint32_t PIO_RCR
(Pio Offset: 0x16C) Receive Counter Register
__I uint32_t Reserved4[1]
__O uint32_t PIO_IER
(Pio Offset: 0x0040) Interrupt Enable Register
__I uint32_t PIO_PCRHR
(Pio Offset: 0x164) Parallel Capture Reception Holding Register
__O uint32_t PIO_CODR
(Pio Offset: 0x0034) Clear Output Data Register
__I uint32_t PIO_PTSR
(Pio Offset: 0x18C) Transfer Status Register
__I uint32_t PIO_WPSR
(Pio Offset: 0x00E8) Write Protect Status Register
__I uint32_t PIO_PCIMR
(Pio Offset: 0x15C) Parallel Capture Interrupt Mask Register
__IO uint32_t PIO_ODSR
(Pio Offset: 0x0038) Output Data Status Register
__I uint32_t Reserved13[19]
__IO uint32_t PIO_RNPR
(Pio Offset: 0x178) Receive Next Pointer Register
__I uint32_t Reserved1[1]
__I uint32_t Reserved3[1]
__I uint32_t Reserved11[1]
__O uint32_t PIO_PDR
(Pio Offset: 0x0004) PIO Disable Register
__O uint32_t PIO_ODR
(Pio Offset: 0x0014) Output Disable Register
__O uint32_t PIO_PCIDR
(Pio Offset: 0x158) Parallel Capture Interrupt Disable Register
__O uint32_t PIO_AIMDR
(Pio Offset: 0x00B4) Additional Interrupt Modes Disables Register
__O uint32_t PIO_FELLSR
(Pio Offset: 0x00D0) Falling Edge/Low Level Select Register
__IO uint32_t PIO_RNCR
(Pio Offset: 0x17C) Receive Next Counter Register
__O uint32_t PIO_PER
(Pio Offset: 0x0000) PIO Enable Register
__O uint32_t PIO_IFSCER
(Pio Offset: 0x0084) Input Filter Slow Clock Enable Register
__O uint32_t PIO_IFSCDR
(Pio Offset: 0x0080) Input Filter Slow Clock Disable Register
__O uint32_t PIO_OER
(Pio Offset: 0x0010) Output Enable Register
__I uint32_t Reserved14[2]
__I uint32_t Reserved6[2]
__I uint32_t PIO_IFSCSR
(Pio Offset: 0x0088) Input Filter Slow Clock Status Register
__O uint32_t PIO_PPDDR
(Pio Offset: 0x0090) Pad Pull-down Disable Register
__I uint32_t PIO_IFSR
(Pio Offset: 0x0028) Glitch Input Filter Status Register
__I uint32_t Reserved7[1]
__I uint32_t PIO_OWSR
(Pio Offset: 0x00A8) Output Write Status Register
__O uint32_t PIO_PUER
(Pio Offset: 0x0064) Pull-up Enable Register
__I uint32_t PIO_OSR
(Pio Offset: 0x0018) Output Status Register
__I uint32_t PIO_IMR
(Pio Offset: 0x0048) Interrupt Mask Register
__I uint32_t Reserved9[1]
__IO uint32_t PIO_SCHMITT
(Pio Offset: 0x0100) Schmitt Trigger Register
__O uint32_t PIO_IFER
(Pio Offset: 0x0020) Glitch Input Filter Enable Register
__I uint32_t PIO_FRLHSR
(Pio Offset: 0x00D8) Fall/Rise - Low/High Status Register
__I uint32_t PIO_AIMMR
(Pio Offset: 0x00B8) Additional Interrupt Modes Mask Register
__I uint32_t Reserved15[2]
__I uint32_t PIO_MDSR
(Pio Offset: 0x0058) Multi-driver Status Register
__I uint32_t PIO_PSR
(Pio Offset: 0x0008) PIO Status Register
__O uint32_t PIO_PCIER
(Pio Offset: 0x154) Parallel Capture Interrupt Enable Register
__I uint32_t Reserved5[1]
__I uint32_t PIO_PUSR
(Pio Offset: 0x0068) Pad Pull-up Status Register
__O uint32_t PIO_MDER
(Pio Offset: 0x0050) Multi-driver Enable Register
__I uint32_t Reserved10[1]
__O uint32_t PIO_PPDER
(Pio Offset: 0x0094) Pad Pull-down Enable Register
__O uint32_t PIO_IDR
(Pio Offset: 0x0044) Interrupt Disable Register
__O uint32_t PIO_SODR
(Pio Offset: 0x0030) Set Output Data Register